EP3C25F324I7N Altera, EP3C25F324I7N Datasheet - Page 7

IC CYCLONE III FPGA 25K 324 FBGA

EP3C25F324I7N

Manufacturer Part Number
EP3C25F324I7N
Description
IC CYCLONE III FPGA 25K 324 FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C25F324I7N

Number Of Logic Elements/cells
24624
Number Of Labs/clbs
1539
Total Ram Bits
608256
Number Of I /o
215
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
324-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
24624
# I/os (max)
215
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
24624
Ram Bits
608256
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Package Type
FBGA
For Use With
544-2601 - KIT DEV CYCLONE III LS EP3CLS200544-2411 - KIT DEV NIOS II CYCLONE III ED.544-2370 - KIT STARTER CYCLONE III EP3C25
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2544

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C25F324I7N
Manufacturer:
ALTERA32
Quantity:
181
Part Number:
EP3C25F324I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C25F324I7N
Manufacturer:
XILINX
0
Part Number:
EP3C25F324I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C25F324I7N
0
Early System Planning
© November 2008 Altera Corporation
f
f
Cyclone III devices offer configuration data decompression and real-time remote
system upgrades to save configuration memory space and time. Support for these
configuration features varies depending on your configuration scheme. Cyclone III
devices also include optional configuration pins and a reconfiguration option that you
must determine at the start and set up in the Quartus II software, so that you have all
the information required for your board and system design. For the Quartus II
software settings and pins related to the configuration options that affect your board
and system design, refer to
Depending on the device densities and package options, you can configure
Cyclone III devices using one of the following five configuration schemes:
A selection of configuration scheme with different configuration voltage standards is
selected by driving the Cyclone III device’s MSEL pins either high or low. Depending
on the MSEL pin settings, you can either select a fast power-on reset (POR) time or a
standard POR time. The fast POR time supports fast wake-up time applications,
where it may be necessary for a device to wake up quickly to begin operation.
In Cyclone III devices, the supported configuration schemes differ for different device
densities and package options. For example, the EP3C16 device’s E144 package offers
the AS, PS, and JTAG schemes while its U484 package offers the AS, PS, FPP, AP, and
JTAG schemes.
For more information about the supported configuration schemes, refer to the
Cyclone III devices’
For complete information about the Cyclone III supported configuration schemes
across device densities and package options, configuration voltage standards and
POR time, ways to execute the required configuration schemes and all the necessary
option pin settings, including the MSEL pin settings, refer to the
Devices
For the new user of Altera device configuration schemes, the available choice of
configuration schemes and methods in which the configuration schemes can be set up
may be overwhelming. In general, Altera configuration schemes are categorized into
the following configuration schemes:
Active serial (AS)
Active parallel (AP)
Passive serial (PS)
Fast passive parallel (FPP)
Joint Test Action Group (JTAG)
Active configuration scheme
Passive configuration scheme
chapter in volume 1 of the Cyclone III Device Handbook.
Configuration
“Design and
Center.
Compilation”.
Configuring Cyclone III
Page 7

Related parts for EP3C25F324I7N