EP3C40F780I7 Altera, EP3C40F780I7 Datasheet - Page 69

IC CYCLONE III FPGA 40K 780 FBGA

EP3C40F780I7

Manufacturer Part Number
EP3C40F780I7
Description
IC CYCLONE III FPGA 40K 780 FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F780I7

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
535
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
39600
# I/os (max)
535
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
39600
Ram Bits
1161216
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F780I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
MINGTEK
Quantity:
2 300
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA20
Quantity:
576
Part Number:
EP3C40F780I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C40F780I7N
0
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
Clock Networks
Figure 5–1. Clock Control Block
Notes to
(1) The clkswitch signal can either be set through the configuration file or dynamically set when using the manual PLL switchover feature. The
(2) The clkselect[1..0] signals are fed by internal logic and is used to dynamically select the clock source for the GCLK when the device is in
(3) The static clock select signals are set in the configuration file. Therefore, dynamic control when the device is in user mode is not feasible.
(4) You can use internal logic to enable or disable the GCLK in user mode.
© December 2009
output of the multiplexer is the input clock (f
user mode.
Figure
CLK[n + 3]
CLK[n + 2]
CLK[n + 1]
CLK[n]
f
5–1:
Altera Corporation
Figure 5–1
Each PLL generates five clock outputs through the c[4..0] counters. Two of these
clocks can drive the GCLK through a clock control block, as shown in
For more information about how to use the clock control block in the Quartus
software, refer to the
inclk1
inclk0
Static Clock Select (3)
CLKSWITCH (1)
shows the clock control block.
IN
) for the PLL.
f
IN
DPCLK or CDPCLK
ALTCLKCTRL Megafunction User
PLL
Internal Logic
C0
C1
C2
C3
C4
CLKSELECT[1..0] (2)
Clock Control Block
Static Clock
Select (3)
Guide.
Cyclone III Device Handbook, Volume 1
Internal Logic (4)
Enable/
Disable
Figure
Global
Clock
5–1.
®
II
5–5

Related parts for EP3C40F780I7