EP3SL150F1152C2N Altera, EP3SL150F1152C2N Datasheet - Page 327

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C2N

Manufacturer Part Number
EP3SL150F1152C2N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C2N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2409
EP3SL150F1152C2NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3SL150F1152C2N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C2N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP3SL150F1152C2N
0
Part Number:
EP3SL150F1152C2NES
Manufacturer:
ALTERA
0
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
Glossary
Table 1.
© July 2010 Altera Corporation
Glossary Table (Part 2 of 4)
Letter
M
K
L
N
O
P
Q
R
J
Specifications
Specifications
JTAG Timing
Subject
PLL
R
J
L
High-Speed I/O Block: Deserialization factor (width of parallel data bus).
JTAG Timing Specifications are in the following figure:
The block diagram shown in the following figure highlights the PLL Specification parameters:
Diagram of PLL Specifications (1)
Note:
(1) CoreClock can only be fed by dedicated clock input pins or PLL outputs.
Receiver differential input discrete resistor (external to Stratix III device).
TMS
TDI
TDO
TCK
Core Clock
Key
CLK
Reconfigurable in User Mode
t
JCH
t
JPZX
t
JCP
t
JCL
Switchover
f
IN
External Feedback
N
f
INPFD
Definitions
t
JPCO
PFD
M
t
JPSU
CP
LF
VCO
t
JPH
f
Stratix III Device Handbook, Volume 2
VCO
Counters
C0..C9
t
JPXZ
CLKOUT Pins
f
f
OUT_EXT
OUT
GCLK
RCLK
1–327

Related parts for EP3SL150F1152C2N