TN80C188EA20 Intel, TN80C188EA20 Datasheet - Page 13

no-image

TN80C188EA20

Manufacturer Part Number
TN80C188EA20
Description
IC MPU 16-BIT 5V 20MHZ 68-PLCC
Manufacturer
Intel
Datasheet

Specifications of TN80C188EA20

Rohs Status
RoHS non-compliant
Processor Type
80C188
Features
EA suffix, 16-Bit, Extended Temp
Speed
20MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Other names
803497

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TN80C188EA20
Manufacturer:
INTEL
Quantity:
8 456
Part Number:
TN80C188EA20
Manufacturer:
Intel
Quantity:
10 000
NOTE
Pin names in parentheses apply to the 80C188EA and 80L188EA
WR QS1
ARDY
SRDY
DEN
DT R
LOCK
HOLD
HLDA
UCS
LCS
Name
Pin
Type
Pin
O
O
O
O
O
O
O
I
I
I
Input
Type
H(Z)
R(Z)
A(L)
A(L)
S(L)
S(L)
P(1)
Output
States
R(WH)
H(Z)
R(Z)
H(Z)
R(Z)
H(Z)
P(X)
H(1)
R(0)
H(1)
R(1)
H(1)
R(1)
P(1)
P(1)
P(0)
P(1)
P(1)
Table 3 Pin Descriptions (Continued)
WRite output signals that data available on the data bus are to be
written into the accessed memory or I O device In Queue Status
Mode QS1 provides queue status information along with QS0
Asychronous ReaDY is an input to signal for the end of a bus cycle
ARDY is asynchronous on rising CLKOUT and synchronous on falling
CLKOUT ARDY or SRDY must be active to terminate any processor
bus cycle unless they are ignored due to correct programming of the
Chip Select Unit
Synchronous ReaDY is an input to signal for the end of a bus cycle
ARDY or SRDY must be active to terminate any processor bus cycle
unless they are ignored due to correct programming of the Chip Select
Unit
Data ENable output to control the enable of bidirectional transceivers
when buffering a system DEN is active only when data is to be
transferred on the bus
Data Transmit Receive output controls the direction of a bi-
directional buffer in a buffered system DT R is only available on the
QFP (EIAJ) package and the SQFP package
LOCK output indicates that the bus cycle in progress is not to be
interrupted The processor will not service other bus requests (such
as HOLD) while LOCK is active This pin is configured as a weakly
held high input while RESIN is active and must not be driven low
HOLD request input to signal that an external bus master wishes to
gain control of the local bus The processor will relinquish control of
the local bus between instruction boundaries not conditioned by a
LOCK prefix
HoLD Acknowledge output to indicate that the processor has
relinquished control of the local bus When HLDA is asserted the
processor will (or has) floated its data bus and control signals allowing
another bus master to drive the signals directly
Upper Chip Select will go active whenever the address of a memory
or I O bus cycle is within the address limitations programmed by the
user After reset UCS is configured to be active for memory accesses
between 0FFC00H and 0FFFFFH During a processor reset UCS and
LCS are used to enable ONCE Mode
Lower Chip Select will go active whenever the address of a memory
bus cycle is within the address limitations programmed by the user
LCS is inactive after a reset During a processor reset UCS and LCS
are used to enable ONCE Mode
80C186EA 80C188EA 80L186EA 80L188EA
Description
13
13

Related parts for TN80C188EA20