W9751G6IB-3 Winbond Electronics, W9751G6IB-3 Datasheet - Page 20

no-image

W9751G6IB-3

Manufacturer Part Number
W9751G6IB-3
Description
Manufacturer
Winbond Electronics
Type
DDR2 SDRAMr
Datasheet

Specifications of W9751G6IB-3

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
450ps
Maximum Clock Rate
667MHz
Operating Supply Voltage (typ)
1.8V
Package Type
WBGA
Operating Temp Range
0C to 85C
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Supply Current
160mA
Pin Count
84
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W9751G6IB-3
Manufacturer:
Winbond
Quantity:
178
Part Number:
W9751G6IB-3
Manufacturer:
NEC
Quantity:
2 479
Part Number:
W9751G6IB-3
Manufacturer:
WB
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
NANYA
Quantity:
1 000
Part Number:
W9751G6IB-3
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W9751G6IB-3
Quantity:
20 226
7.3
7.3.1
( CS = "L", RAS = "L", CAS = "H", WE = "H", BA0, BA1 = Bank, A0 to A12 be row address)
The Bank Activate command must be applied before any Read or Write operation can be executed.
Immediately after the bank active command, the DDR2 SDRAM can accept a read or write command
on the following clock cycle. If a Read/Write command is issued to a bank that has not satisfied the
t
Read/Write command is internally issued to the device. The additive latency value must be chosen to
assure t
activated it must be precharged before another Bank Activate command can be applied to the same
bank. The bank active and precharge times are defined as t
time interval between successive Bank Activate commands to the same bank is determined by the
RAS cycle time of the device (t
t
7.3.2
( CS = "L", RAS = "H", CAS = "L", WE = "H", BA0, BA1 = Bank, A10 = "L", A0 to A9 = Column
Address)
The READ command is used to initiate a burst read access to an active row. The value on BA0, BA1
inputs selects the bank, and the A0 to A9 address inputs determine the starting column address. The
address input A10 determines whether or not Auto-precharge is used. If Auto-precharge is selected,
the row being accessed will be precharged at the end of the READ burst; if Auto-precharge is not
selected, the row will remain open for subsequent accesses.
RCDmin
RRD
.
Figure 12—Bank activate command cycle: t
Command Function
Bank Activate Command
RCDmin
Read Command
specification, then additive latency must be programmed into the device to delay when the
is satisfied. Additive latencies of 0, 1, 2, 3 and 4 are supported. Once a bank has been
RC
). The minimum time interval between Bank Activate commands is
- 20 -
RCD
= 3, AL = 2, t
RAS
Publication Release Date: Oct. 23, 2009
and t
RP
RP
= 3, t
, respectively. The minimum
RRD
W9751G6IB
= 2, t
CCD
Revision A06
= 2

Related parts for W9751G6IB-3