DS92LV2411SQX/NOPB National Semiconductor, DS92LV2411SQX/NOPB Datasheet - Page 23

no-image

DS92LV2411SQX/NOPB

Manufacturer Part Number
DS92LV2411SQX/NOPB
Description
IC SERIALIZER 24BIT 48LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS92LV2411SQX/NOPB

Function
Serializer
Data Rate
1.2Gbps
Input Type
LVCMOS
Output Type
CML
Number Of Inputs
24
Number Of Outputs
1
Voltage - Supply
1.71 V ~ 1.89 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LLP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS92LV2411SQX/NOPB
Manufacturer:
TI/NS
Quantity:
397
is transmitted out on the serial line. This encoding process
helps to prevent static data patterns on the serial stream. The
resulting frequency content of the serial stream ranges from
the parallel clock frequency to the nyquist rate. For example,
if the Ser / Des chip set is operating at a parallel clock fre-
quency of 50 MHz, the resulting frequency content of serial
stream ranges from 50 MHz to 700 MHz ( 50 MHz *28 bits =
1.4 Gbps / 2 = 700 MHz ).
Ser — Spread Spectrum Compatibility
The Ser CLKIN is capable of tracking spread spectrum clock-
ing (SSC) from a host source. The CLKIN will accept spread
spectrum tracking up to 35 kHz modulation and ±0.5, ±1 or
±2% deviations (center spread). The maximum conditions for
the CLKIN input are: a modulation frequency of 35 kHz and
amplitude deviations of ±2% (4% total).
Integrated Signal Conditioning Features — Ser
Ser — VOD Select (VODSEL)
The Ser differential output voltage may be increased by set-
ting the VODSEL pin High. When VODSEL is Low, the VOD
is at the standard (default) level. When VODSEL is High, the
VOD is increased in level. The increased VOD is useful in
extremely high noise environments and also on extra long
cable length applications. When using de-emphasis it is rec-
ommended to set VODSEL = H to avoid excessive signal
attenuation especially with the larger de-emphasis settings.
This feature may be controlled by the external pin or by reg-
ister.
Ser — De-Emphasis (De-Emph)
The De-Emph pin controls the amount of de-emphasis be-
ginning one full bit time after a logic transition that the Ser
drives. This is useful to counteract loading effects of long or
lossy cables. This pin should be left open for standard switch-
ing currents (no de-emphasis) or if controlled by register. De-
emphasis is selected by connecting a resistor on this pin to
ground, with R value between 0.5 kΩ to 1 MΩ, or by register
setting. When using De-Emphasis it is recommended to set
VODSEL = H.
Resistor Value (kΩ)
Open
0.6
1.0
2.0
5.0
VODSEL
Input
H
TABLE 4. De-Emphasis Resistor Value
L
TABLE 3. Differential Output Voltage
±420
±280
VOD
mV
De-Emphasis Setting
Disabled
- 12 dB
- 9 dB
- 6 dB
- 3 dB
Effect
mVp-p
VOD
840
560
23
Power Saving Features
Ser — Power Down Feature (PDB)
The Ser has a PDB input pin to ENABLE or POWER DOWN
the device. This pin is controlled by the host and is used to
save power, disabling the link when the it is not needed. In
the POWER DOWN mode, the high-speed driver outputs are
both pulled to VDD and present a 0V VOD state. Note – in
POWER DOWN, the optional Serial Bus Control Registers
are RESET.
Ser — Stop Clock Feature
The Ser will enter a low power SLEEP state when the CLKIN
is stopped. A STOP condition is detected when the input clock
frequency is less than 3 MHz. The clock should be held at a
static Low or high state. When the CLKIN starts again, the Ser
will then lock to the valid input clock and then transmits the
serial data to the Des. Note – in STOP CLOCK SLEEP, the
optional Serial Bus Control Registers values are RE-
TAINED.
1.8V or 3.3V VDDIO Operation
The Ser parallel bus and Serial Bus Interface can operate with
1.8 V or 3.3 V levels (V
levels will offer lower noise (EMI) and also a system power
savings.
Ser — Pixel Clock Edge Select (RFB)
The RFB pin determines the edge that the data is latched on.
If RFB is High, input data is latched on the Rising edge of the
CLKIN. If RFB is Low, input data is latched on the Falling edge
of the CLKIN. Ser and Des maybe set differently. This feature
may be controlled by the external pin or by register.
Optional Serial Bus Control
Please see the following section on the optional Serial Bus
Control Interface.
Optional BIST Mode
Please see the following section on the chipset BIST mode
for details.
DESERIALIZER Functional Description
The Des converts a single input serial data stream to a wide
parallel output bus, and also provides a signal check for the
chipset Built In Self Test (BIST) mode. The device can be
configured via external pins and strap pins or through the op-
tional serial control bus. The Des features enhance signal
FIGURE 19. De-Emph vs. R value
DDIO
) for host compatibility. The 1.8 V
30065360
www.national.com

Related parts for DS92LV2411SQX/NOPB