PCA9518D,112 NXP Semiconductors, PCA9518D,112 Datasheet - Page 6

no-image

PCA9518D,112

Manufacturer Part Number
PCA9518D,112
Description
IC I2C HUB 5CH EXPANDBL 20-SOIC
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9518D,112

Applications
Buffer
Interface
I²C, SMBus
Voltage - Supply
3 V ~ 3.6 V
Package / Case
20-SOIC (7.5mm Width)
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-3367-5
935272404112
PCA9518D

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA9518D,112
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
7. Application design-in information
PCA9518_5
Product data sheet
Standard-mode devices and multiple masters are possible. Please see application note
AN255, I
resistors.
A typical application is shown in
on a 3.3 V I
100 kHz unless slave 3, slave 4 and slave 5 are isolated from the bus. Then the master
bus and slave 1, slave 2 and slave 6 can run at 400 kHz.
Any segment of the hub can talk to any other segment of the hub. Bus masters and slaves
can be located on any segment with 400 pF load allowed on each segment.
The PCA9518 is 5 V tolerant, so it does not require any additional circuitry to translate
between the different bus voltages.
When one port of the PCA9518 is pulled LOW by a device on the I
hysteresis type input detects the falling edge and drives the EXPxxx1 line LOW, when the
EXPxxx1 voltage is less than 0.5V
PCA9518 which is typically 0.5 V.
In order to illustrate what would be seen in a typical application, refer to
bus master in
waveform shown in
small foot preceding each clock LOW-to-HIGH transition and proceeding each data
LOW-to-HIGH transition for the master. The foot height is the difference between the LOW
level driven by the master and the higher voltage LOW level driven by the PCA9518
repeater. Its width corresponds to an effective clock stretching coming from the PCA9518
that delays the rising edge of the clock. That same magnitude of delay is seen on the
rising edge of the data. The foot on the rising edge of the data is extended through the 9
clock pulse as the PCA9518 repeats the acknowledge from the slave to the master. The
clock of the slave looks normal except the V
PCA9518. The SDA at the slave has a particularly interesting shape during the 9
cycle where the slave pulls the line below the value driven by the PCA9518 during the
acknowledge and then returns to the PCA9518 level creating a foot before it completes
the LOW-to-HIGH transition. SDA lines other than the one with the master and the one
with the slave have a uniform LOW level driven by the PCA9518 repeater.
The other four waveforms are the expansion bus signals and are included primarily for
timing reference points. All timing on the expansion bus is with respect to 0.5V
EXPSDA1 is the expansion bus that is driven LOW whenever any SDA pin falls below
0.3V
EXPSCL1 is the expansion bus that is driven LOW whenever any SCL pin falls below
0.3V
below 0.4 V by an external driver starts to rise. The last SDA to rise above 0.4 V is held
down by the PCA9518 to ~0.5 V until after the delay of the circuit which determines that it
was the last to rise, then it is allowed to rise above the ~0.5 V level driven by the
PCA9518. Considering the bus 0 SDA to be the last one to go above 0.4 V, then the
EXPSDA1 returns to HIGH after the EXPSDA2 is HIGH and either the bus 0 SDA rise time
0.4 V. The EXPSDA2 returns HIGH after the SDA pin that was the last one being held
CC
CC
. EXPSDA2 is the expansion bus that is driven LOW whenever any pin is 0.4 V.
. EXPSCL2 is the expansion bus that is driven LOW whenever any SCL pin is
2
C/SMBus Repeaters, Hubs and Expanders for additional information on sizing
2
C-bus while the slaves are connected to a 3.3 V or 5 V bus. All buses run at
Figure 5
Figure
Rev. 05 — 2 December 2008
were to write to the slave through the PCA9518, we would see the
6. This looks like a normal I
Figure
CC
, the other ports are pulled down to the V
5. In this example, the system master is running
OL
is the ~0.5 V level generated by the
Expandable 5-channel I
2
C-bus transmission except for the
2
C-bus, a CMOS
PCA9518
© NXP B.V. 2008. All rights reserved.
Figure
2
OL
CC
C-bus hub
6. If the
th
.
of the
clock
6 of 21
th

Related parts for PCA9518D,112