USB3500-ABZJ SMSC, USB3500-ABZJ Datasheet - Page 22

no-image

USB3500-ABZJ

Manufacturer Part Number
USB3500-ABZJ
Description
IC USB HOST/OTG PHY W/UTMI 56QFN
Manufacturer
SMSC
Datasheet

Specifications of USB3500-ABZJ

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
*
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1035
Revision 1.0 (06-05-08)
6.2
6.3
TX Logic
RX Logic
This block receives parallel data bytes placed on the DATA bus and performs the necessary transmit
operations. These operations include parallel to serial conversion, bit stuffing and NRZI encoding.
Upon valid assertion of the proper TX control lines by the Link and TX State Machine, the TX LOGIC
block will synchronously shift, at either the FS or HS rate, the data to the FS/HS TX block to be
transmitted on the USB cable. Data transmit timing is shown in
The behavior of the Transmit State Machine is described below.
This block receives serial data from the clock recovery circuits and processes it to be transferred to
the Link on the DATA bus. The processing involved includes NRZI decoding, bit unstuffing, and serial
to parallel conversion. Upon valid assertion of the proper RX control lines, the RX Logic block will
provide bytes to the DATA bus as shown in the figures below. The behavior of the receiver is described
below.
The Link asserts TXVALID to begin a transmission.
After the Link asserts TXVALID it can assume that the transmission has started when it detects
TXREADY has been asserted.
The Link must assume that the USB3500 has consumed a data byte if TXREADY and TXVALID
are asserted on the rising edge of CLKOUT.
The Link must have valid packet information (PID) asserted on the DATA bus coincident with the
assertion of TXVALID.
TXREADY is sampled by the Link on the rising edge of CLKOUT.
The Link negates TXVALID to complete a packet. Once negated, the transmit logic will never
reassert TXREADY until after the EOP has been generated. (TXREADY will not re-assert until
TXVALD asserts again.)
The USB3500 is ready to transmit another packet immediately. However, the Link must conform to
the minimum inter-packet delays identified in the USB 2.0 specification.
Supports high speed disconnect detect through the HOSTDISC pin. In Host mode the USB3500
will sample the disconnect comparator at the 32nd bit of the 40 bit long EOP during SOF packets.
Supports FS pre-amble for FS hubs with a LS device.
Supports LS keep alive by receiving the SOF PID.
Supports Host mode resume K which ends with two low speed times of SE0 followed by 1 FS “J”.
Figure 6.3 Transmit Timing for a Data Packet
DATASHEET
22
Hi-Speed USB Host, Device or OTG PHY With UTMI+ Interface
Figure
6.3.
SMSC USB3500
Datasheet

Related parts for USB3500-ABZJ