MT41J128M16HA-125G:D Micron Technology Inc, MT41J128M16HA-125G:D Datasheet - Page 19

no-image

MT41J128M16HA-125G:D

Manufacturer Part Number
MT41J128M16HA-125G:D
Description
IC DDR3 SDRAM 2GBIT 96FBGA
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT41J128M16HA-125G:D

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
2G (128M x 16)
Speed
800MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
96-TFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J128M16HA-125G:D
Manufacturer:
MICRON
Quantity:
2 890
Part Number:
MT41J128M16HA-125G:D
Manufacturer:
Micron
Quantity:
9
Part Number:
MT41J128M16HA-125G:D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J128M16HA-125G:D
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT41J128M16HA-125G:D TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 3:
PDF: 09005aef826aaadc/Source: 09005aef82a357c3
DDR3_D2.fm - Rev G 2/09 EN
A3, J7, F9, H1, F1, H9
F8, J1, J9, L1, L9, N1,
Ball Assignments
A2, A9, D7, G2, G8,
A1, A8, B1, D8, F2,
B2, B8, C9, D1, D9
A7, D2, E3, E7, E8
K1, K9, M1, M9
B9, C1, E2, E9
B3, C7, C2,
C8, E3, E8,
B3, C7,
D2, E7
C3, D3
B7, A7
C2, C8
N2
N9
H8
E1
J8
78-Ball FBGA – x4, x8 Ball Descriptions (continued)
DQ0, DQ1, DQ2,
DQ3, DQ4, DQ5,
TDQS, TDQS#
DQS, DQS#
DQ0, DQ1,
DQ2, DQ3
DQ6, DQ7
Symbol
V
RESET#
V
V
V
REF
REF
V
V
ZQ
NC
DD
NF
SS
DD
SS
DQ
CA
Q
Q
Reference External reference ball for output drive calibration: This ball is
Output
Supply
Supply
Supply
Supply
Supply
Supply
Input
Type
I/O
I/O
I/O
Description
Reset: RESET# is an active LOW CMOS input referenced to V
RESET# input receiver is a CMOS input defined as a rail-to-rail signal
with DC HIGH ≥ 0.8 × V
assertion and desertion are asynchronous.
Data input/output: Bidirectional data bus for the x4 configuration.
DQ[3:0] are referenced to V
Data input/output: Bidirectional data bus for the x8 configuration.
DQ[7:0] are referenced to V
Data strobe: Output with read data. Edge-aligned with read data.
Input with write data. Center-aligned to write data.
Termination data strobe: Applies to the x8 configuration only.
When TDQS is enabled, DM is disabled, and the TDQS and TDQS#
balls provide termination resistance.
Power supply: 1.5V ±0.075V.
DQ power supply: 1.5V ±0.075V. Isolated on the device for
improved noise immunity.
Reference voltage for control, command, and address: V
must be maintained at all times (including self refresh) for proper
device operation.
Reference voltage for data: V
times (excluding self refresh) for proper device operation.
Ground.
DQ ground: Isolated on the device for improved noise immunity.
tied to an external 240Ω resistor (RZQ), which is tied to V
No connect: These balls should be left unconnected (the ball has no
connection to the DRAM or to other balls).
No function: When configured as a x4 device, these balls are NF.
When configured as a x8 device, these balls are defined as TDQS#,
DQ[7:4].
19
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Ball Assignments and Descriptions
DD
and DC LOW ≤ 0.2 × V
2Gb: x4, x8, x16 DDR3 SDRAM
REF
REF
DQ.
DQ.
REF
DQ must be maintained at all
©2006 Micron Technology, Inc. All rights reserved.
DD
Q. RESET#
SS
Q.
SS
. The
REF
CA

Related parts for MT41J128M16HA-125G:D