M25PE40-VMN6TP Micron Technology Inc, M25PE40-VMN6TP Datasheet - Page 35

no-image

M25PE40-VMN6TP

Manufacturer Part Number
M25PE40-VMN6TP
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M25PE40-VMN6TP

Cell Type
NOR
Density
4Mb
Access Time (max)
15ns
Interface Type
Serial (SPI)
Address Bus
1b
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC N
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
512K
Supply Current
8mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PE40-VMN6TP
Manufacturer:
ST
0
Part Number:
M25PE40-VMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25PE40-VMN6TP
0
Company:
Part Number:
M25PE40-VMN6TP
Quantity:
10 000
Part Number:
M25PE40-VMN6TPB
Manufacturer:
ST
0
Part Number:
M25PE40-VMN6TPBA
Manufacturer:
MICRON
Quantity:
20 000
M25PE40
6.11
Note:
Write to Lock Register (WRLR)
The Write to Lock Register (WRLR) instruction is decoded only in the M25PE40 in the T9HX
process (see
The Write to Lock Register (WRLR) instruction allows bits to be changed in the Lock
Registers. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded, the
device sets the Write Enable Latch (WEL).
The Write to Lock Register (WRLR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code, three address bytes (pointing to any address in the targeted
sector and one data byte on Serial Data input (D). The instruction sequence is shown in
Figure
latched in, otherwise the Write to Lock Register (WRLR) instruction is not executed.
Lock Register bits are volatile, and therefore do not require time to be written. When the
Write to Lock Register (WRLR) instruction has been successfully executed, the Write
Enable Latch (WEL) bit is reset after a delay time less than t
Any Write to Lock Register (WRLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 17. Write to Lock Register (WRLR) instruction sequence
Table 10.
1. The table rows in gray are true for products processed in the T7X process only (see
All sectors
S
C
D
page
17. Chip Select (S) must be driven High after the eighth bit of the data byte has been
6).
0
Sector
Lock Register in
Important note on page
1
2
Instruction
3
4
5
6
(1)
b7-b2
7
Bit
b1
b0
MSB
23
8
22 21
9 10
Sector Lock Down bit value
Sector Write Lock bit value
24-bit address
6).
3
28 29 30 31 32 33 34 35
2
1
0
MSB
7
6
SHSL
Value
Lock Register
5
‘0’
minimum value.
value
4
3
36 37 38
Important note on
2
1
0
39
Instructions
AI10784b
35/62

Related parts for M25PE40-VMN6TP