MC9S08GT16CFB Freescale Semiconductor, MC9S08GT16CFB Datasheet - Page 179

MC9S08GT16CFB

Manufacturer Part Number
MC9S08GT16CFB
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S08GT16CFB

Cpu Family
HCS08
Device Core Size
8b
Frequency (max)
20MHz
Interface Type
SCI/SPI
Program Memory Type
Flash
Program Memory Size
16KB
Total Internal Ram Size
1KB
# I/os (max)
36
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
2.08V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
44
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08GT16CFB
Manufacturer:
FREESCALE
Quantity:
885
Part Number:
MC9S08GT16CFBE
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC9S08GT16CFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08GT16CFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC9S08GT16CFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
SCISWAI — SCI Stops in Wait Mode
RSRC — Receiver Source Select
M — 9-Bit or 8-Bit Mode Select
WAKE — Receiver Wakeup Method Select
ILT — Idle Line Type Select
PE — Parity Enable
PT — Parity Type
Freescale Semiconductor
This bit has no meaning or effect unless the LOOPS bit is set to 1. When LOOPS = 1, the receiver input
is internally connected to the TxD1 pin and RSRC determines whether this connection is also
connected to the transmitter output.
Refer to
Setting this bit to 1 ensures that the stop bit and logic 1 bits at the end of a character do not count toward
the 10 or 11 bit times of the logic high level by the idle line detection logic. Refer to
“Idle-Line
Enables hardware parity generation and checking. When parity is enabled, the most significant bit
(MSB) of the data character (eighth or ninth data bit) is treated as the parity bit.
Provided parity is enabled (PE = 1), this bit selects even or odd parity. Odd parity means the total
number of 1s in the data character, including the parity bit, is odd. Even parity means the total number
of 1s in the data character, including the parity bit, is even.
1 = SCI clocks freeze while CPU is in wait mode.
0 = SCI clocks continue to run in wait mode so the SCI can be the source of an interrupt that wakes
1 = Single-wire SCI mode where the TxD1 pin is connected to the transmitter output and receiver
0 = Provided LOOPS = 1, RSRC = 0 selects internal loop back mode and the SCI does not use the
1 = Receiver and transmitter use 9-bit data characters
0 = Normal — start + 8 data bits (LSB first) + stop.
1 = Address-mark wakeup.
0 = Idle-line wakeup.
1 = Idle character bit count starts after stop bit.
0 = Idle character bit count starts after start bit.
1 = Parity enabled.
0 = No hardware parity generation or checking.
1 = Odd parity.
0 = Even parity.
up the CPU.
input.
RxD1 or TxD1 pins.
start + 8 data bits (LSB first) + 9th data bit + stop.
Section 11.6.3, “Receiver Wakeup
Wakeup,”
for more information.
MC9S08GB/GT Data Sheet, Rev. 2.3
Operation,”
for more information.
SCI Registers and Control Bits
Section 11.6.3.1,
179

Related parts for MC9S08GT16CFB