MC9S08GT16CFB Freescale Semiconductor, MC9S08GT16CFB Datasheet - Page 216

MC9S08GT16CFB

Manufacturer Part Number
MC9S08GT16CFB
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S08GT16CFB

Cpu Family
HCS08
Device Core Size
8b
Frequency (max)
20MHz
Interface Type
SCI/SPI
Program Memory Type
Flash
Program Memory Size
16KB
Total Internal Ram Size
1KB
# I/os (max)
36
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
2.5/3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
2.08V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
44
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08GT16CFB
Manufacturer:
FREESCALE
Quantity:
885
Part Number:
MC9S08GT16CFBE
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC9S08GT16CFBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08GT16CFBE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC9S08GT16CFBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Inter-Integrated Circuit (IIC) Module
RSTA — Repeat START
13.5.4
TCF — Transfer Complete Flag
IAAS — Addressed as a Slave
BUSY — Bus Busy
ARBL — Arbitration Lost
216
Writing a one to this bit will generate a repeated START condition provided it is the current master.
This bit will always be read as a low. Attempting a repeat at the wrong time will result in loss of
arbitration.
This bit is set on the completion of a byte transfer. Note that this bit is only valid during or immediately
following a transfer to the IIC module or from the IIC module.The TCF bit is cleared by reading the
IIC1D register in receive mode or writing to the IIC1D in transmit mode.
The IAAS bit is set when its own specific address is matched with the calling address. Writing the
IIC1C register clears this bit.
The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is set
when a START signal is detected and cleared when a STOP signal is detected.
This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be cleared by
software, by writing a one to it.
1 = Transfer complete.
0 = Transfer in progress.
1 = Addressed as a slave.
0 = Not addressed.
1 = Bus is busy.
0 = Bus is idle.
1 = Loss of arbitration.
0 = Standard bus operation.
IIC Status Register (IIC1S)
Reset:
Read:
Write:
Bit 7
TCF
1
Figure 13-8. IIC Status Register (IIC1S)
= Unimplemented or Reserved
MC9S08GB/GT Data Sheet, Rev. 2.3
IAAS
6
0
BUSY
5
0
ARBL
4
0
3
0
0
SRW
2
0
IICIF
Freescale Semiconductor
1
0
RXAK
Bit 0
0

Related parts for MC9S08GT16CFB