PI7C8154BNA Pericom Semiconductor, PI7C8154BNA Datasheet - Page 77

no-image

PI7C8154BNA

Manufacturer Part Number
PI7C8154BNA
Description
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8154BNA

Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Operating Temperature (max)
85C
Package Type
BGA
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8154BNAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8154BNAE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C8154BNAIE
Manufacturer:
Pericom
Quantity:
10 000
06-0008
14.1.5
STATUS REGISTER – OFFEST 04h
Bit
5
6
7
8
9
15:10
Bit
19:16
20
21
22
23
24
26:25
Function
VGA Palette
Snoop Enable
Parity Error
Response
Wait Cycle
Control
P_SERR# enable
Fast Back-to-
Back Enable
Reserved
Function
Reserved
Capabilities List
66MHz Capable
Reserved
Fast Back-to-
Back Capable
Data Parity Error
Detected
DEVSEL#
timing
Type
R/W
R/W
R/O
R/W
R/W
R/O
Type
R/O
R/O
R/O
R/O
R/O
R/WC
R/O
Page 77 of 111
Description
Controls response to VGA compatible palette accesses
0: ignore VGA palette accesses on the primary
1: enable positive decoding response to VGA palette writes on the
primary interface with I/O address bits AD[9:0] equal to 3C6h, 3C8h, and
3C9h (inclusive of ISA alias; AD[15:10] are not decoded and may be any
value)
Controls response to parity errors
0: Bridge may ignore any parity errors that it detects and continue normal
operation
1: Bridge must take its normal action when a parity error is detected
Reset to 0
Controls the ability to perform address / data stepping
0: disable address/data stepping (affects primary and secondary)
Reset to 0
Controls the enable for the P_SERR# pin
0: disable the P_SERR# driver
1: enable the P_SERR# driver
Reset to 0
Controls bridge’s ability to generate fast back-to-back transactions to
different devices on the primary interface.
0: no fast back-to-back transactions
1: enable fast back-to-back transactions
Reset to 0
Returns 000000 when read
Description
Reset to 0
Set to 1 to enable support for the capability list (offset 34h is the pointer
to the data structure)
Reset to 1
Set to 1 to enable 66MHz operation on the primary interface
Reset to 1
Reset to 0
Set to 1 to indicate bridge is capable of decoding fast back-to-back
transactions on the primary interface to different targets
Reset to 1
0: No parity error detected on the primary interface (bridge is the primary
bus master)
1: Parity error detected on the primary interface (bridge is the primary
bus master)
Reset to 0
DEVSEL# timing (medium decoding)
01: medium DEVSEL# decoding
Reset to 01
MARCH 2006 REVISION 1.12
ASYNCHRONOUS 2-PORT
PCI-to-PCI BRIDGE
PI7C8154B

Related parts for PI7C8154BNA