SC16C754BIB80,528 NXP Semiconductors, SC16C754BIB80,528 Datasheet - Page 21

IC UART QUAD 64BYTE 80LQFP

SC16C754BIB80,528

Manufacturer Part Number
SC16C754BIB80,528
Description
IC UART QUAD 64BYTE 80LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C754BIB80,528

Number Of Channels
4, QUART
Fifo's
64 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935274939528
SC16C754BIB80-T
SC16C754BIB80-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C754BIB80,528
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
7. Register descriptions
SC16C754B_4
Product data sheet
Each register is selected using address lines A0, A1, A2, and in some cases, bits from
other registers. The programming combinations for register selection are shown in
Table
Table 9.
[1]
[2]
[3]
[4]
[5]
[6]
A2
0
0
0
0
1
1
1
1
0
0
0
1
1
1
1
1
1
1
Fig 14. Crystal oscillator connection
MCR[7] can only be modified when EFR[4] is set.
Accessed by a combination of address pins and register bits.
Accessible only when LCR[7] is logic 1.
Accessible only when LCR is set to 1011 1111 (BFh).
Accessible only when EFR[4] = 1 and MCR[6] = 1, that is, EFR[4] and MCR[6] are read/write enables.
Accessible only when CSA to CSD = 0, MCR[2] = 1, and loopback is disabled (MCR[4] = 0).
A1
0
0
1
1
0
0
1
1
0
0
1
0
0
1
1
1
1
1
9.
Register map - read/write properties
A0
0
1
0
1
0
1
0
1
0
1
0
0
1
0
1
0
1
1
Read mode
Receive Holding Register (RHR)
Interrupt Enable Register (IER)
Interrupt Identification Register (IIR)
Line Control Register (LCR)
Modem Control Register (MCR)
Line Status Register (LSR)
Modem Status Register (MSR)
ScratchPad Register (SPR)
Divisor Latch LSB (DLL)
Divisor Latch MSB (DLM)
Enhanced Feature Register (EFR)
Xon1 word
Xon2 word
Xoff1 word
Xoff2 word
Transmission Control Register
(TCR)
Trigger Level Register (TLR)
FIFO ready register
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 64-byte FIFOs
[2][5]
Rev. 04 — 6 October 2008
XTAL1
1.8432 MHz
[2][4]
[2][4]
[2][4]
[2][4]
C1
22 pF
X1
XTAL2
[2][6]
C2
33 pF
[2][3]
[2][3]
[2][5]
[1]
[2][4]
XTAL1
1.8432 MHz
Write mode
Transmit Holding Register (THR)
Interrupt Enable Register (IER)
FIFO Control Register (FCR)
Line Control Register (LCR)
Modem Control Register (MCR)
not applicable
not applicable
ScratchPad Register (SPR)
Divisor Latch LSB (DLL)
Divisor Latch MSB (DLM)
Enhanced Feature Register (EFR)
Xon1 word
Xon2 word
Xoff1 word
Xoff2 word
Transmission Control Register
(TCR)
Trigger Level Register (TLR)
C1
22 pF
X1
[2][5]
XTAL2
002aaa870
[2][4]
[2][4]
[2][4]
[2][4]
1.5 k
C2
47 pF
SC16C754B
© NXP B.V. 2008. All rights reserved.
[2][3]
[2][3]
[2][5]
[1]
21 of 51
[2][4]

Related parts for SC16C754BIB80,528