ATmega64RZAPV Atmel Corporation, ATmega64RZAPV Datasheet - Page 51

no-image

ATmega64RZAPV

Manufacturer Part Number
ATmega64RZAPV
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega64RZAPV

Flash (kbytes)
64 Kbytes
Max. Operating Frequency
20 MHz
Max I/o Pins
32
Spi
3
Twi (i2c)
1
Uart
2
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Crypto Engine
No
Sram (kbytes)
4
Eeprom (bytes)
2048
Operating Voltage (vcc)
1.8 to 3.6
Timers
3
Frequency Band
2.4 GHz
Max Data Rate (mb/s)
0.25
Antenna Diversity
No
External Pa Control
No
Power Output (dbm)
3
Receiver Sensitivity (dbm)
-101
Receive Current Consumption (ma)
16.0
Transmit Current Consumption (ma)
17.0
Link Budget (dbm)
104
8.3
8011O–AVR–07/10
Power-on Reset
Figure 8-1.
A Power-on Reset (POR) pulse is generated by an On-chip detection circuit. The detection level
is defined in
V
well as to detect a failure in supply voltage.
A Power-on Reset (POR) circuit ensures that the device is reset from Power-on. Reaching the
Power-on Reset threshold voltage invokes the delay counter, which determines how long the
device is kept in RESET after V
when V
CC
is below the detection level. The POR circuit can be used to trigger the start-up Reset, as
BODLEVEL [2..0]
CC
decreases below the detection level.
”System and Reset Characteristics” on page
Reset Logic
Pull-up Resistor
JTAG Reset
Register
FILTER
SPIKE
CC
CKSEL[3:0]
rise. The RESET signal is activated again, without any delay,
Power-on Reset
Reset Circuit
SUT[1:0]
Brown-out
Watchdog
Oscillator
Generator
Circuit
Clock
CK
ATmega164P/324P/644P
Register (MCUSR)
MCU Status
DATA BUS
Delay Counters
331. The POR is activated whenever
TIMEOUT
51

Related parts for ATmega64RZAPV