ATUC64L4U Atmel Corporation, ATUC64L4U Datasheet - Page 77

no-image

ATUC64L4U

Manufacturer Part Number
ATUC64L4U
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATUC64L4U

Flash (kbytes)
64 Kbytes
Pin Count
48
Max. Operating Frequency
50 MHz
Cpu
32-bit AVR
# Of Touch Channels
17
Hardware Qtouch Acquisition
Yes
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
4
Lin
4
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
460
Analog Comparators
8
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.62 to 3.6
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
18
Input Capture Channels
12
Pwm Channels
35
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATUC64L4U-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC64L4U-AUT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC64L4U-D3HR
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATUC64L4U-H
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATUC64L4U-U
Manufacturer:
ATMEL
Quantity:
20
Part Number:
ATUC64L4U-ZUT
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.8
8.9
8.10
32002F–03/2010
Divide instructions
Saturate instructions
Load and store instructions
These instructions require several cycles in the EX stage to complete. The divs and divu instruc-
tions will be aborted immediately if any interrupts are pending, in order to limit the interrupt
latency. The divide instructions are faster in revision 2 than in revision 1 of the AVR32UC CPU.
Table 8-5.
1.) 35 cycles in revision 1 of the CPU
These instructions perform arithmetic operations with possible saturation.
Table 8-6.
This group includes all the load and store instructions. The address calculations are performed
by the adder in the EX stage. The EX adder also performs the writeback address calculation for
the autoincrement and autodecrement operation.
Loaded data are available at the end of the cycle in the EX stage. Byte and halfword data must
be extended and rotated before they are valid. This is performed in the EX stage. Ldins and
ldswp instructions also require modification in the EX stage before their results are valid. Stswp
instructions require modification before their data is output to the memory interface. This modifi-
cation is performed in the EX stage.
Mnemonics
divs
divu
Mnemonics
satadd.h
satadd.w
satsub.h
satsub.w
satrnds
satrndu
sats
satu
Divide instructions
Saturate instructions
E
E
E
E
E
E
E
E
E
E
E
Operands
Rd, Rx, Ry
Rd, Rx, Ry
Operands
Rd, Rx, Ry
Rd, Rx, Ry
Rd, Rx, Ry
Rd, Rx, Ry
Rd, Rs, imm
Rd >> sa, b5
Rd >> sa, b5
Rd >> sa, b5
Rd >> sa, b5
Description
Divide signed.
(32 ← 32/32)
(32 ← 32%32)
Divide unsigned.
(32 ← 32/32)
(32 ← 32%32)
Description
Saturated add halfwords.
Saturated add.
Saturated subtract halfwords.
Saturated subtract.
Signed saturate from bit given by sa after a
right shift with rounding of b5 bit positions.
Unsigned saturate from bit given by sa after a
right shift with rounding of b5 bit positions.
Shift sa positions and do signed saturate from
bit given by b5.
Shift sa positions and do unsigned saturate
from bit given by b5.
AVR32
Issue
latency
1
1
1
1
1
2
2
1
1
Issue
latency
19
19
1
1
77

Related parts for ATUC64L4U