ST6208C STMicroelectronics, ST6208C Datasheet - Page 24

no-image

ST6208C

Manufacturer Part Number
ST6208C
Description
8 Bit ST6 Microcontroller with 1x8-bit TIMER
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST6208C

Clock Sources
crystal/ceramic resonator or RC network, external clock, backup oscillator (LFAO)
2 Power Saving Modes
Wait and Stop
ST6208C/ST6209C/ST6210C/ST6220C
5.3 RESET
5.3.1 Introduction
The MCU can be reset in three ways:
5.3.2 RESET Sequence
The basic RESET sequence consists of 3 main
phases:
The reset delay allows the oscillator to stabilise
and ensures that recovery has taken place from
the Reset state.
Figure 13. RESET Sequence
24/104
1
A low pulse input on the RESET pin
Internal Watchdog reset
Internal Low Voltage Detector (LVD) reset
Internal (watchdog or LVD) or external Reset
event
A delay of 2048 clock (f
RESET vector fetch
WATCHDOG
RESET PIN
INTERNAL
RESET
RESET
RESET
LVD
V
V
IT+
IT-
V
RUN
DD
INT
RESET
) cycles
RUN
RESET
WATCHDOG UNDERFLOW
The RESET vector fetch phase duration is 2 clock
cycles.
When a reset occurs:
– The stack is cleared
– The PC is loaded with the address of the Reset
A jump to the beginning of the user program must
be coded at this address.
– The interrupt flag is automatically set, so that the
vector. It is located in program ROM starting at
address 0FFEh.
CPU is in Non Maskable Interrupt mode. This
prevents the initialization routine from being in-
terrupted. The initialization routine should there-
fore be terminated by a RETI instruction, in order
to go back to normal mode.
RUN
RESET
2048 CLOCK CYCLE (f INT ) DELAY
RUN

Related parts for ST6208C