SD1010-1099A N/A, SD1010-1099A Datasheet - Page 18

no-image

SD1010-1099A

Manufacturer Part Number
SD1010-1099A
Description
Analog-Interface XGA TFT LCD Display Controller
Manufacturer
N/A
Datasheet
3.4.2.
The SD1010A support both 24- and 48-bit RGB interfaces with XGA LCD panels
from various panel manufacturers. The LCD panel resolution and timing information
is stored in the external EEPROM. The information in the EEPROM includes timing
related to the output back porch, synchronization pulse width and valid data window.
The timing information is used to generate the frequency divider for the output PLL,
to lock the PLL output clock with HSYNC for the LCD data clock, and to
synchronize the output VSYNC and input VSYNC.
3.5.
As mentioned in previous sections, the external EEPROM stores crucial information
for the SD1010A internal operations. The SD1010A interfaces with the EEPROM
through a 2-wire serial interface. The suggested EEPROM device is an industry
standard serial-interface EEPROM (24x08). The 2-wire serial interface scheme is
briefly described here and a detailed description can be found in public literature.
3.5.1.
The 2-wire serial interface uses 2 wires, SCL and SDA. The SCL is driven by the
SD1010A and used mainly as the sampling clock. The SDA is a bi-directional signal
and used mainly as a data signal. Figure 4 shows the basic bit definitions of the 2-wire
serial interface.
The 2-wire serial interface supports random and sequential read operations. Figures 5
and 6 show the data sequences for random read and sequential read operations.
November, 1999
Revision B
SmartASIC, Inc.
EEPROM interface
LCD interface
2-wire serial interface
SmartASIC Confidential
SD1010A
18

Related parts for SD1010-1099A