CAT24C05 Catalyst Semiconductor, CAT24C05 Datasheet - Page 4

no-image

CAT24C05

Manufacturer Part Number
CAT24C05
Description
4-kb I?c Cmos Serial Eeprom With Partial Array Write Protection
Manufacturer
Catalyst Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24C05LI-G
Manufacturer:
ON Semiconductor
Quantity:
50
Part Number:
CAT24C05VP2I-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 400
Part Number:
CAT24C05VP2I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT24C05WI
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT24C05WI-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 350
Part Number:
CAT24C05YI-GT3
Manufacturer:
ON
Quantity:
120
POWER-ON RESET (POR)
The CAT24C03/05 incorporates Power-On Reset
(POR) circuitry which protects the internal logic against
powering up in the wrong state.
The CAT24C03/05 devicewillpowerupintoStandbymode
after V
down into Reset mode when V
trigger level. This bi-directional POR feature protects
the device against ‘brown-out’ failure following a
temporary loss of power.
PIN DESCRIPTION
SCL: The Serial Clock input pin accepts the Serial Clock
generated by the Master.
SDA: The Serial Data I/O pin receives input data and
transmits data stored in EEPROM. In transmit mode, this
pin is open drain. Data is acquired on the positive edge,
and is delivered on the negative edge of SCL.
A0, A1 and A2: The Address inputs set the device ad-
dress when cascading multiple devices. When not driven,
these pins are pulled LOW internally.
WP: The Write Protect input pin inhibits the write opera-
tions for upper half of memory, when pulled HIGH. When
not driven, this pin is pulled LOW internally.
FUNCTIONAL DESCRIPTION
The CAT24C03/05 supports the Inter-Integrated Circuit
(I
device that sends data to the bus as a transmitter and a
device receiving data as a receiver. Data flow is controlled
by a Master device, which generates the serial clock and
all START and STOP conditions. The CAT24C03/05 acts
as a Slave device. Master and Slave alternate as either
transmitter or receiver.
Doc. No. 1116, Rev. B
CAT24C03/05
2
C) Bus data transmission protocol, which defines a
CC
exceeds the POR trigger level and will power
CC
drops below the POR
4
I
The I
two wires are connected to the V
resistors. Master and Slave devices connect to the 2-
wire bus via their respective SCL and SDA pins. The
transmitting device pulls down the SDA line to ‘transmit’
a ‘0’ and releases it to ‘transmit’ a ‘1’.
Data transfer may be initiated only when the bus is not
busy (see A.C. Characteristics).
During data transfer, the SDA line must remain stable
while the SCL line is HIGH. An SDA transition while
SCL is HIGH will be interpreted as a START or STOP
condition (Figure 1). The START condition precedes all
commands. It consists of a HIGH to LOW transition on
SDA while SCL is HIGH. The START acts as a ‘wake-up’
call to all receivers. Absent a START, a Slave will not
respond to commands. The STOP condition completes
all commands. It consists of a LOW to HIGH transition
on SDA while SCL is HIGH.
Device Addressing
The Master initiates data transfer by creating a START
condition on the bus. The Master then broadcasts an
8-bit serial Slave address. For normal Read/Write opera-
tions, the first 4 bits of the Slave address are fixed at
1010 (Ah). The next 3 bits are used as programmable
address bits when cascading multiple devices and/or as
internal address bits. The last bit of the slave address,
R/W, specifies whether a Read (1) or Write (0) opera-
tion is to be performed. The 3 address space extension
bits are assigned as illustrated in Figure 2. A
A
and a
Acknowledge
After processing the Slave address, the Slave responds
with an acknowledge (ACK) by pulling down the SDA
line during the 9
also acknowledge the address byte and every data byte
presented in Write mode. In Read mode the Slave shifts
out a data byte, and then releases the SDA line during
the 9
the data, the Slave will continue transmitting. The Master
terminates the session by not acknowledging the last
data byte (NoACK) and by issuing a STOP condition.
Bus timing is illustrated in Figure 4.
2
0
C BUS PROTOCOL
must match the state of the external address pins,
th
2
8
C bus consists of two ‘wires’, SCL and SDA. The
clock cycle. As long as the Master acknowledges
(CAT24C05) is internal address bit.
th
clock cycle (Figure 3). The Slave will
Characteristics subject to change without notice
© 2006 by Catalyst Semiconductor, Inc.
CC
supply via pull-up
2
, A
1
and

Related parts for CAT24C05