S2060 AMCC (Applied Micro Circuits Corp), S2060 Datasheet - Page 5

no-image

S2060

Manufacturer Part Number
S2060
Description
Gigabit Ethernet Transceiver
Manufacturer
AMCC (Applied Micro Circuits Corp)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2060A
Manufacturer:
AMCC
Quantity:
490
Part Number:
S2060A
Manufacturer:
ST
0
Part Number:
S2060B
Manufacturer:
AMCC
Quantity:
1 831
Part Number:
S2060B
Manufacturer:
AMCC
Quantity:
465
Company:
Part Number:
S2060C
Quantity:
12 590
Part Number:
S2060D
Manufacturer:
AMCC
Quantity:
319
Part Number:
S2060QSC
Manufacturer:
Maxim
Quantity:
98
Part Number:
S2060QSC
Manufacturer:
AMCC
Quantity:
2 280
June 22, 2000 / Revision G
The COM_DET output signal is ACTIVE whenever
EN_CDET is active and the COMMA control charac-
ter is present on the RX[0:9] parallel data outputs.
The COM_DET output signal will be INACTIVE at all
other times.
Parallel Output Clock Rate and Data Stretching
The S2060 supports both full rate and half rate out-
puts, selected via the RATEN input. Table 4 shows
the operating rate scenarios. When RATEN is INAC-
TIVE, a data clock is provided on RBC1 at the data
rate. Data should be clocked on the rising edge of
RBC1. When RATEN is ACTIVE the device is in full
rate mode, and complementary TTL clocks are pro-
vided on the RBC0 and RBC1 outputs at 1/2 the
data rate as required by the Gigabit Ethernet Stan-
dard. Data is clocked on the rising edges of both
RBC0 and RBC1. See Figures 11 and 12.
Table 4. Operating Rates
GIGABIT ETHERNET TRANSCEIVER
R
A
T
0
1
E
N
R
R
R
R
R
S
a
a
a
e
a
a
e t
e t
e t
e t
e t
i r
1
6 .
l a
(
(
(
(
(
2 .
2
G
G
G
G
G
n I
5
5
b
b
b
b
b
p
p
p
p
p
p
t u
) s
) s
) s
) s
) s
R
(
(
(
(
(
M
M
M
M
M
6
N
B
2
H
H
H
H
H
A /
C
5 .
) z
) z
) z
) z
) z
0
R
(
(
(
(
(
M
M
M
M
M
6
6
C
2
2
H
H
H
H
H
B
5 .
5 .
) z
) z
) z
) z
) z
1
O
O
O
O
O
u
u
u
u
u
P
(
(
(
(
(
p t
p t
p t
p t
p t
M
M
M
M
M
a
6
1
a r
t u
t u
t u
t u
t u
b
b
b
b
b
2
2
p
p
p
p
p
5 .
5
l l
R
R
R
R
R
) s
) s
) s
) s
) s
l e
a
a
a
a
a
e t
e t
e t
e t
e t
Fibre Channel and Gigabit Ethernet Standards re-
quire that the COMMA sync character appears on
the rising edge of the RBC1 signal. In full rate mode
the phase of the data is adjusted such that this re-
quirement is met. No alignment is necessary when
the S2060 is operating in half rate mode since the
output clock frequency is equal to the parallel word
rate (RATEN INACTIVE).
In ethernet applications it is illegal for multiple con-
secutive COMMA characters to be generated. How-
ever, multiple consecutive COMMA characters can
occur in serial backplane applications. The S2060 is
able to operate properly when multiple consecutive
COMMA characters are received: after the first
COMMA is detected and aligned, the RBC0/RBC1
clock operates without glitches or loss of cycles.
Additionally, COM_DET stays high while multiple
COMMAS are being output.
Receive Latency
The average receive latency is 8 byte times.
S2060
5

Related parts for S2060