AD9516-1 Analog Devices, AD9516-1 Datasheet - Page 75

no-image

AD9516-1

Manufacturer Part Number
AD9516-1
Description
14-Output Clock Generator
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9516-1BCPZ
Manufacturer:
ADI
Quantity:
591
Part Number:
AD9516-1BCPZ
Manufacturer:
XILINX
0
Part Number:
AD9516-1BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Reg.
Addr
(Hex) Bit(s) Name
192
192
193
193
194
194
194
194
194
195
195
196
196
197
197
197
197
197
<1>
<0>
<7:4> Divider 1 Low Cycles
<3:0> Divider 1 High Cycles
<7>
<6>
<5>
<4>
<3:0> Divider 1 Phase Offset
<1>
<0>
<7:4> Divider 2 Low Cycles
<3:0> Divider 2 High Cycles
<7>
<6>
<5>
<4>
<3:0> Divider 2 Phase Offset
Divider 0 Direct to Output
Divider 0 DCCOFF
Divider 1 Bypass
Divider 1 Nosync
Divider 1 Force High
Divider 1 Start High
Divider 1 Direct to Output
Divider 1 DCCOFF
Divider 2 Bypass
Divider 2 Nosync
Divider 2 Force High
Divider 2 Start High
Description
Connect OUT0 and OUT1 to Divider 0 or directly to VCO or CLK.
<1> = 0: OUT0 and OUT1 are connected to Divider 0.
<1> = 1:
If 0x1E1<1:0> = 10b, the VCO is routed directly to OUT0 and OUT1.
If 0x1E1<1:0> = 00b, the CLK is routed directly to OUT0 and OUT1.
If 0x1E1<1:0> = 01b, there is no effect.
Duty-cycle correction function.
<0> = 0; enable duty-cycle correction.
<0> = 1; disable duty-cycle correction.
Number of clock cycles of the divider input during which divider output stays low.
Number of clock cycles of the divider input during which divider output stays high.
Bypass and power-down the divider; route input to divider output.
<7> = 0; use divider.
<7> = 1; bypass divider.
Nosync.
<6> = 0; obey chip-level SYNC signal.
<6> = 1; ignore chip-level SYNC signal.
Force divider output to high. This requires that nosync also be set.
<5> = 0; divider output forced to low.
<5> = 1; divider output forced to high.
Selects clock output to start high or start low.
<4> = 0; start low.
<4> = 1; start high.
Phase offset.
Connect OUT2 and OUT3 to Divider 1 or directly to VCO or CLK.
<1> = 0; OUT2 and OUT3 are connected to Divider 1.
<1> = 1:
If 0x1E1<1:0> = 10b, the VCO is routed directly to OUT2 and OUT3.
If 0x1E1<1:0> = 00b, the CLK is routed directly to OUT2 and OUT3.
If 0x1E1<1:0> = 01b, there is no effect.
Duty-cycle correction function.
<0> = 0; enable duty-cycle correction.
<0> = 1; disable duty-cycle correction.
Number of clock cycles of the divider input during which divider output stays low.
Number of clock cycles of the divider input during which divider output stays high.
Bypass and power-down the divider; route input to divider output.
<7> = 0; use divider.
<7> = 1; bypass divider.
Nosync.
<6> = 0; obey chip-level SYNC signal.
<6> = 1; ignore chip-level SYNC signal.
Force divider output to high. This requires that nosync also be set.
<5> = 0; divider output forced to low.
<5> = 1; divider output forced to high.
Selects clock output to start high or start low.
<4> = 0; start low.
<4> = 1; start high.
Phase offset.
Rev. 0 | Page 75 of 84
AD9516-1

Related parts for AD9516-1