MAX104 Maxim, MAX104 Datasheet - Page 18

no-image

MAX104

Manufacturer Part Number
MAX104
Description
5V / 1Gsps / 8-Bit ADC with On-Chip 2.2GHz Track/Hold Amplifier
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1040BETX
Manufacturer:
TOSHIBA
Quantity:
7
Part Number:
MAX1044 CPA
Quantity:
5 510
Part Number:
MAX1044 CPA
Quantity:
5 510
Part Number:
MAX1044CPA
Manufacturer:
MAXIM
Quantity:
5 510
Part Number:
MAX1044CPA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044CPA+
Manufacturer:
Maxim Integrated Products
Quantity:
1 933
Part Number:
MAX1044CSA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044CSA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044ESA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044ESA+T
Manufacturer:
MAXIM
Quantity:
5 000
Part Number:
MAX1044ESA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
The MAX104 provides a control input (VOSADJ) to com-
pensate for system offsets. The offset adjust input is a
self-biased voltage divider from the internal +2.5V preci-
sion reference. The nominal open-circuit voltage is one-
half the reference voltage. With an input resistance of
typically 25kΩ, this pin may be driven by an external
10kΩ potentiometer (Figure 11) connected between
REFOUT and GNDI to correct for offset errors. This con-
trol provides a typical ±5.5LSB offset adjustment range.
The MAX104 clock inputs are designed for either single-
ended or differential operation (Figure 12) with flexible
input drive requirements. Each clock input is terminated
with an on-chip, laser-trimmed 50Ω resistor to CLKCOM
(clock-termination return). The CLKCOM termination
voltage can be connected anywhere between ground
and -2V for compatibility with standard ECL drive levels.
The clock inputs are internally buffered with a preampli-
fier to ensure proper operation of the data converter
with even small-amplitude sine-wave sources. The
MAX104 was designed for single-ended, low-phase-
noise sine-wave clock signals with as little as 100mV
amplitude (-10dBm). This eliminates the need for an
external ECL clock buffer and its added jitter.
Excellent performance is obtained by AC- or DC-cou-
pling a low-phase-noise sine-wave source into a single
clock input (Figure 13a, Table 5). For proper DC bal-
ance, the undriven clock input should be externally
50Ω reverse-terminated to GNDI.
The dynamic performance of the data converter is
essentially unaffected by clock-drive power levels from
±5V, 1Gsps, 8-Bit ADC with
On-Chip 2.2GHz Track/Hold Amplifier
Table 4. Ideal Input Voltage and Output Code Results for Differential Operation
18
______________________________________________________________________________________
+125mV - 0.5LSB
-125mV + 0.5LSB
Single-Ended Clock Inputs (Sine-Wave Drive)
+125mV
-125mV
VIN+
0V
-125mV + 0.5LSB
+125mV - 0.5LSB
Clock Operation
+125mV
-125mV
VIN-
0V
Offset Adjust
OVERRANGE BIT
Figure 11. Offset Adjust with External 10k Ω Potentiometer
Figure 12. Simplified Clock Input Structure (Single-Ended/
Differential)
CLOCK INPUTS ARE
ESD PROTECTED
(NOT SHOWN IN THIS
SIMPLIFIED DRAWING).
1
0
0
0
0
CLKCOM
CLK+
CLK-
GNDI
POT
10k
REFOUT
50
50
VOSADJ
00000000 (zero scale)
11111111 (full scale)
OUTPUT CODE
MAX104
11111111
01111111
10000000
00000001
toggles
GNDI
+0.8V
V
EE

Related parts for MAX104