MAX104 Maxim, MAX104 Datasheet - Page 5

no-image

MAX104

Manufacturer Part Number
MAX104
Description
5V / 1Gsps / 8-Bit ADC with On-Chip 2.2GHz Track/Hold Amplifier
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1040BETX
Manufacturer:
TOSHIBA
Quantity:
7
Part Number:
MAX1044 CPA
Quantity:
5 510
Part Number:
MAX1044 CPA
Quantity:
5 510
Part Number:
MAX1044CPA
Manufacturer:
MAXIM
Quantity:
5 510
Part Number:
MAX1044CPA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044CPA+
Manufacturer:
Maxim Integrated Products
Quantity:
1 933
Part Number:
MAX1044CSA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044CSA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044ESA
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1044ESA+T
Manufacturer:
MAXIM
Quantity:
5 000
Part Number:
MAX1044ESA+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
AC ELECTRICAL CHARACTERISTICS (continued)
(V
unless otherwise noted.)
Note 1: Static linearity parameters are computed from a “best-fit” straight line through the code transition points. The full-scale
Note 2: The offset control input is a self-biased voltage divider from the internal +2.5V reference voltage. The nominal open-circuit
Note 3: The clock input’s termination voltage can be operated between -2.0V and GNDI. Observe the absolute maximum ratings
Note 4: Input logic levels are measured with respect to the V
Note 5: All PECL digital outputs are loaded with 50Ω to V
Note 6: The current in the V
Note 7: Common-Mode Rejection Ratio is defined as the ratio of the change in the transfer-curve offset voltage to the change in
Note 8: Power-Supply Rejection Ratio is defined as the ratio of the change in the transfer-curve offset voltage to the change in
Note 9: Measured with the positive supplies tied to the same potential; V
Note 10: V
TIMING CHARACTERISTICS
Maximum Sample Rate
Clock Pulse Width Low
Clock Pulse Width High
Aperture Delay
Aperture Jitter
Reset Input Data Setup Time
(Note 13)
Reset Input Data Hold Time
(Note 13)
CLK to DREADY Propagation
Delay
DREADY to DATA Propagation
Delay (Note 14)
DATA Rise Time
DATA Fall Time
DREADY Rise Time
DREADY Fall Time
Primary Port Pipeline
Delay
Auxiliary Port Pipeline
Delay
CC
A = V
PARAMETER
range (FSR) is defined as 256
voltage is +1.25V. It may be driven from an external potentiometer connected between REFOUT and GNDI.
on the CLK+ and CLK- inputs.
supply voltage.
tion of the load resistance and the V
the common-mode voltage, expressed in dB.
power-supply voltage, expressed in dB.
CC
EE
I = V
varies from -5.25V to -4.75V.
CC
_______________________________________________________________________________________
D = +5.0V, V
CC
On-Chip 2.2GHz Track/Hold Amplifier
O power supply does not include the current in the digital output’s emitter followers, which is a func-
EE
SYMBOL
t
t
RDREADY
FDREADY
t
t
RDATA
= -5.0V, V
FDATA
t
f
t
t
t
t
t
PWH
MAX
PWL
t
t
t
PD1
PD2
PDP
PDA
t
HD
AD
SU
AJ
·
slope of the line.
TT
Figure 17
Figure 17
Figure 4
Figure 4
Figure 15
Figure 15
Figure 17
Figure 17
20% to 80%, C
20% to 80%, C
20% to 80%, C
20% to 80%, C
Figures 6, 7, 8
Figures 6, 7, 8
CC
termination voltage.
O = +3.3V, REFIN connected to REFOUT, f
±5V, 1Gsps, 8-Bit ADC with
CC
O - 2.0V. Measurements are made with respect to the V
L
L
L
L
CC
CONDITIONS
= 3pF
= 3pF
= 3pF
= 3pF
O power-supply voltage.
DIV1, DIV2 modes
DIV4 mode
DIV1, DIV2 modes
DIV4 mode
CC
A = V
CC
D = V
CC
S
I. V
= 1Gsps, f
CC
0.45
0.45
MIN
-50
1
0
0
varies from +4.75V to +5.25V.
IN
<0.5
TYP
100
150
420
360
220
180
2.2
7.5
7.5
8.5
9.5
at -1dBFS, T
MAX
350
CC
5
O power-
A
= +25°C,
Cycles
Cycles
UNITS
Clock
Clock
Gsps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ns
ns
ns
5

Related parts for MAX104