MBM29F200TC Fujitsu Media Devices Limited, MBM29F200TC Datasheet - Page 20

no-image

MBM29F200TC

Manufacturer Part Number
MBM29F200TC
Description
2M (256K X 8/128K X 16) BIT
Manufacturer
Fujitsu Media Devices Limited
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MBM29F200TC-70
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MBM29F200TC-70PF-SFL
Manufacturer:
SPANSION
Quantity:
1 562
Part Number:
MBM29F200TC-70PFTN
Manufacturer:
FUJITSU
Quantity:
20 000
Part Number:
MBM29F200TC-70PV
Manufacturer:
FUJI
Quantity:
270
Part Number:
MBM29F200TC-90
Manufacturer:
FUJI/富士电机
Quantity:
20 000
Part Number:
MBM29F200TC-90PF-SFLE1
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MBM29F200TC-90PFTN
Manufacturer:
FUJI
Quantity:
7 529
Part Number:
MBM29F200TC-90PFTN
Manufacturer:
FUJI
Quantity:
1 000
www.datasheet4u.com
20
MBM29F200TC
RY/BY
Ready/Busy
RESET
Hardware Reset
Byte/Word Configuration
Data Protection
Low V
The MBM29F200TC/BC provides a RY/BY open-drain output pin as a way to indicate to the host system that
the Embedded
either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase
operation. When the RY/BY pin is low, the device will not accept any additional program or erase commands. If
the MBM29F200TC/BC is placed in an Erase Suspend mode, the RY/BY output will be high. Also, since this is
an open drain output, many RY/BY pins can be tied together in parallel with a pull up resistor to V
During programming, the RY/BY pin is driven low after the rising edge of the fourth write pulse. During an erase
operation, the RY/BY pin is driven low after the rising edge of the sixth write pulse. The RY/BY pin will indicate
a busy condition during the RESET pulse. Refer to Figure 11 and 12 for a detailed timing diagram.
Since this is an open-drain output, several RY/BY pins can be tied together in parallel with a pull-up resistor to V
The MBM29F200TC/BC device may be reset by driving the RESET pin to V
requirement and has to be kept low (V
Any operation in the process of being executed will be terminated and the internal state machine will be reset
to the read mode 20 s after the RESET pin is driven low. Furthermore, once the RESET pin goes high, the
device requires time of t
standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset
occurs during a program or erase operation, the data at that particular location will be corrupted. Please note
that the RY/BY output signal should be ignored during the RESET pulse. Refer to Figure 12 for the timing diagram.
Refer to Temporary Sector Unprotection for additional functionality.
If hardware reset occurs during Embedded Erase Algorithm, there is a possibility that the erasing sector(s)
cannot be used.
The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29F200TC/BC device. When this
pin is driven high, the device operates in the word (16-bit) mode. The data is read and programmed at DQ
DQ
becomes the lowest address bit and DQ
an 8-bit operation and hence commands are written at DQ
to Figures 13, 14 and 15 for the timing diagram.
The MBM29F200TC/BC are designed to offer protection against accidental erasure or programming caused by
spurious system level signals that may exist during power transitions. During power up the device automatically
resets the internal state machine in the read mode. Also, with its control register architecture, alteration of the
memory contents only occurs after successful completion of specific multi-bus cycle command sequences.
The device also incorporate several features to prevent inadvertent write cycles resulting form V
power-down transitions or system noise.
To avoid initiation of a write cycle during V
than 3.2 V (typically 3.7 V). If V
are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until
the V
to prevent unintentional writes when V
If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used.
15
CC
. When this pin is driven low, the device operates in byte (8-bit) mode. Under this mode, the DQ
CC
Write Inhibit
level is greater than V
TM
Algorithms are either in progress or completed. If the output is low, the device is busy with
RH
before it will allow read access. When the RESET pin is low, the device will be in the
LKO
CC
-55/-70/-90
. It is the users responsibility to ensure that the control pins are logically correct
< V
LKO
IL
, the command register is disabled and all internal program/erase circuits
CC
) for at least 500 ns in order to properly reset the internal state machine.
8
to DQ
is above 3.2 V.
CC
power-up and power-down, a write cycle is locked out for V
/MBM29F200BC
14
bits are tri-stated. However, the command bus cycle is always
0
to DQ
7
and the DQ
IL
. The RESET pin has a pulse
8
to DQ
-55/-70/-90
15
bits are ignored. Refer
CC
power-up and
CC
.
15
/A
CC
-1
less
pin
0
CC
to
.

Related parts for MBM29F200TC