mpc8378e Freescale Semiconductor, Inc, mpc8378e Datasheet - Page 126

no-image

mpc8378e

Manufacturer Part Number
mpc8378e
Description
Powerquicc Ii Pro Processor Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8378eCVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8378eCVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8378eCVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8378eCVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8378eCVRANG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8378eCVRANGA
Manufacturer:
MAXIM
Quantity:
47
Part Number:
mpc8378eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8378eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8378eVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8378eVRAJF
Manufacturer:
FREESCAL
Quantity:
285
Document Revision History
26 Document Revision History
Table 83
126
Revision
3
2
provides a revision history for this hardware specification.
03/2010 • Added
10/2009 • In
Date
• In
• In
• In
• In
• In
• In
• in
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
• In
MPC8378E PowerQUICC II Pro Processor Hardware Specifications, Rev. 3
Mode Only),” added table footnotes .
General Timing Parameters—PLL Bypass Mode,” corrected footnotes for t
Figure
“Input Signals: LAD[0:31]/LDP[0:3]” from the falling edge to the rising edge of LSYNC_IN.
heat spreader.
of open drain type pins.
AVDD_P pins.
Mode,” updated csb_clk frequencies available.
and DDR2 to 600 and 400 μA, respectively. Also, updated Note 1 and added Note 2.
“Min” and “Max”. Footnote 2 updated to state “T is the MCK clock period”.
DDR2 SDRAM Output AC Timing Specifications,” clarified that the frequency parameters are data rates.
parameter values, and the maximum value of SEIC x = 01 to 100.
to 150 mV .
to VDD pin.
range to 125–200.
respectively.
Table
Figure
Table
Table
Table
Section 19.2, “SPI AC Timing Specifications,”
Table
Figure
Section 24.6, “Pull-Up Resistor Requirements,”
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
Table
28, “Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (PLL Enable Mode),” shifted
Section 4.3, “eTSEC Gigabit Reference Clock Timing.”
39, “USB DC Electrical
68, “TePBGA II Pinout Listing,” added Note 15 to eTSEC pins.
73, “CSB Frequency Options for Host Mode,” and
27, “SGMII DC Receiver Electrical Characteristics,” updated V
44, “Local Bus General Timing Parameters—PLL Enable Mode,” and
68, “TePBGA II Pinout Listing,” updated the Pin Type column for AVDD_C, AVDD_L, and
80, “Part Numbering Nomenclature,” removed footnote to “e300 core Frequency.”
3, “Recommended Operating Conditions,” added “Operating temperature range” values.
5, “MPC8378E Power Dissipation
5, “MPC8378E Power Dissipation
5, “MPC8378E Power Dissipation
11, removed overbar from CFG_CLKIN_DIV.
17, “Current Draw Characteristics for MV
20, “DDR1 and DDR2 SDRAM Input AC Timing Specifications,” column headings renamed to
20, “DDR1 and DDR2 SDRAM Input AC Timing Specifications,” and
26, “SGMII DC Transmitter Electrical Characteristics,” updated footnote 3.
27, “SGMII DC Receiver Electrical Characteristics,” updated bit name LSTS to SEIC x , the
34, “RMII Transmit AC Timing Specifications,” updated t
68, “TePBGA II Pinout
70, “Operating Frequencies for TePBGA
75, “e300 Core PLL Configuration,” added 3.5:1 and 4:1 core_clk: csb_clk ratio options.
76, “Example Clock Frequency Combinations,” updated column heading to “DDR data rate” .
26, “Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (PLL Enable Mode),” and
66, “Mechanical Dimensions and Bottom Surface Nomenclature of the TEPBGA II,” added
Table 83. Document Revision History
Listing,”
Characteristics,”
Substantive Change(s)
removed pin THERM0; it is now Reserved. Also added 1.05 V
1
1
1
,” added a column for “Typical Application at T
,” corrected maximal application for 800/400 MHz to 4.3 W.
,” added a column for “Sleep Power at T
corrected t
and
II,”
REF
removed “Ethernet Management MDIO pin” from list
corrected “DDR2 memory bus frequency (MCK)”
Table
,” updated I
Table
NIKHOX
40, “USB General Timing Parameters (ULPI
74, “CSB Frequency Options for Agent
MVREF
RMTDX
and t
LOS
I to 2.0 ns.
NEKHOX
maximum value for both DDR1
LBOTOT1
maximum value for LSTS =0
Table
Freescale Semiconductor
Table
to t
NIKHOV
, t
21, “DDR1 and
j
45, “Local Bus
LBOTOT2
= 65°C (W)”.
j
and t
= 65°C (W)”.
, t
LBOTOT3
NEKHOV
,
.

Related parts for mpc8378e