mpc8379e Freescale Semiconductor, Inc, mpc8379e Datasheet - Page 78

no-image

mpc8379e

Manufacturer Part Number
mpc8379e
Description
Powerquicc Ii Pro Processor Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8379eCVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRANG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8379eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8379eVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
mpc8379eVRALG
Quantity:
6
Part Number:
mpc8379eVRANG
Manufacturer:
Freescale Semiconductor
Quantity:
135
High-Speed Serial Interfaces (HSSI)
occurs in the 1–15 MHz range. The source impedance of the clock driver should be 50 Ω to match the
transmission line and reduce reflections which are a source of noise to the system.
Table 68
78
At recommended operating conditions with XV
Rising Edge Rate
Falling Edge Rate
Differential Input High Voltage
Differential Input Low Voltage
Rising edge rate (SD n _REF_CLK) to falling edge rate
(SD n _REF_CLK) matching
Note:
1
2
3
4
Measurement taken from single ended waveform.
Measurement taken from differential waveform.
Measured from –200 mV to +200 mV on the differential waveform (derived from SD n _REF_CLK minus SD n _REF_CLK). The
signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is
centered on the differential zero crossing. See
Matching applies to rising edge rate for SD n _REF_CLK and falling edge rate for SD n _REF_CLK. It is measured using a
200 mV window centered on the median cross point where SDn_REF_CLK rising meets SD n _REF_CLK falling. The median
cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge
Rate of SD n _REF_CLK should be compared to the Fall Edge Rate of SD n _REF_CLK, the maximum allowed difference
should not exceed 20% of the slowest edge rate. See
SD n _REF_CLK
SD n _REF_CLK
VIH = +200 mV
VIL = –200 mV
describes some AC parameters common to SATA protocols.
Minus
SD n _REF_CLK
SD n _REF_CLK
0.0 V
V
CROSS MEDIAN
Figure 58. Single-Ended Measurement Points for Rise and Fall Time Matching
MPC8379E PowerQUICC II Pro Processor Hardware Specifications, Rev. 3
Parameter
Figure 57. Differential Measurement Points for Rise and Fall Time
Rise Edge Rate
Table 68. SerDes Reference Clock Common AC Parameters
DD_SRDS
or XV
Figure
DD_SRDS
57.
Figure
V
V
Rise-Fall Matching
CROSS MEDIAN
CROSS MEDIAN
= 1.0 V ± 5%.
Rise Edge Rate
Fall Edge Rate
58.
Symbol
V
V
SD n _REF_CLK
SD n _REF_CLK
V
IH
IL
CROSS MEDIAN
+100 mV
–100 mV
Fall Edge Rate
Min
200
1.0
1.0
T
FALL
–200
Max
4.0
4.0
20
T
RISE
Freescale Semiconductor
V/ns
Unit
V/ns
mV
mV
%
Notes
2, 3
2, 3
1, 4
2
2

Related parts for mpc8379e