sab82526n Infineon Technologies Corporation, sab82526n Datasheet - Page 13

no-image

sab82526n

Manufacturer Part Number
sab82526n
Description
High-level Serial Data Communications Ics
Manufacturer
Infineon Technologies Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAB82526N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
SAB82526N
Manufacturer:
MURATA
Quantity:
5 510
Part Number:
SAB82526N
Manufacturer:
INFINEON
Quantity:
1 000
Part Number:
SAB82526N
Manufacturer:
SIENENS
Quantity:
20 000
Part Number:
sab82526n V2.1
Manufacturer:
MSC
Quantity:
680
Part Number:
sab82526n V2.1
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
sab82526n-V2.1
Manufacturer:
INFINEON
Quantity:
12 388
Part Number:
sab82526n-V2.1
Manufacturer:
SIMENS
Quantity:
20 000
Part Number:
sab82526n-V21
Manufacturer:
Infineon Technologies
Quantity:
10 000
Part Number:
sab82526n-VA3
Manufacturer:
SIE
Quantity:
195
Part Number:
sab82526nV2.1
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
sab82526nV2.1HSCX-1
Manufacturer:
INFINEON
Quantity:
9
Part Number:
sab82526nV2.2
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
P-LCC P-MQFP
34
31
28
Pin Definitions and Functions (cont’d)
Pin No.
30
29
Semiconductor Group
39
36
33
35
34
AxCLK
A
AxCLK
B
INT
DACKA
DACKB
Symbol
I
oD
I
Input (I)
Output (O)
DMA Acknowledge (channel A/channel B)
When low, this input signal from the DMA controller notifies,
the HSCX, that the requested DMA cycle controlled via
DRQxx (pins 37–40) is in progress, i.e. the DMA controller
has achieved bus mastership from the CPU and will start
data transfer cycles (either read or write).
Together with RD, if DMA has been requested from the
receiver, or with WR, if DMA has been requested from the
transmitter, this input works like CS to enable a data byte to
be read from or written to the top of the receive or transmit
FIFO of the specified channel.
If DACKn is active, the input on pins A0–A6 is ignored and
the FIFOs are implicitly selected.
If the DACKn signals are not used, these pins must be
connected to
Alternative Clock (channel A/channel B)
These pins realize several input functions. Depending on
the selected clock mode, they may supply either a
This pin can be programmed to functions as receiver
enable if the "auto start" feature is selected (CAS bit in
XBCH set). The state at this pin can be read from VSTR
register,
Interrupt Request
The signal is activated, when the HSCX requests an
interrupt.
The CPU may determine the particular source and cause of
the interrupt by reading the HSCX’s interrupt status
registers. (ISTA, EXIR).
INT is an open drain output, thus the interrupt requests
outputs of several HSCX’s can be connected to one
interrupt input in a "wired-or" combination.
This pin must be connected to a pull-up resistor.
Function
or, together with RxCLK, a crystal connection for the
internal oscillator (clock mode 4, 6, 7, AxCLK A only).
CD (= Carrier Detect) modem control or general purpose
input.
or a receive strobe signal (clock mode 1)
or a frame synchronization signal in time-slot oriented
operation mode (clock mode 5)
13
V
DD
.
SAB
SAB
SAF
SAF
82525
82526
82525
82526

Related parts for sab82526n