st8004 STMicroelectronics, st8004 Datasheet - Page 16

no-image

st8004

Manufacturer Part Number
st8004
Description
Smartcard Interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST8004
Manufacturer:
ST
0
Part Number:
st8004C
Manufacturer:
ST
0
Part Number:
st8004C
Manufacturer:
ST
Quantity:
20 000
Part Number:
st8004C.
Manufacturer:
ST
0
Part Number:
st8004CD
Manufacturer:
ST
0
Part Number:
st8004CDR
Manufacturer:
ST
Quantity:
5 510
Part Number:
st8004CDR
Manufacturer:
ST
Quantity:
1 230
Part Number:
st8004CDR
Manufacturer:
ST
0
Part Number:
st8004CDR
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
st8004CDR
Quantity:
5 000
Part Number:
st8004T
Manufacturer:
ST
Quantity:
20 000
Functional description
6.4
6.5
16/26
Clock circuitry
The clock signal (CLK) to the card is either derived from a clock signal input on the pin
XTAL1 or from a crystal up to 26 MHz connected between pins XTAL1 and XTAL2.
The frequency may be chosen at f
CLKDIV2 (see
transition, no pulse is shorter than 45% of the smallest period and that the first and last clock
pulse around the change has the correct width.
In the case of f
In order to reach a 45% to 55% duty factor on the pin CLK the input signal on XTAL1 should
have a duty factor of 48% to 52% and transition times of less than 5% of the input signal
period.If a crystal is used with f
depending on the layout and on the crystal characteristics and frequency. In the other cases,
it is guaranteed between 45% and 55% of the period. The crystal oscillator runs as soon as
the IC is powered-up. If the crystal oscillator is used, or if the clock pulse on XTAL1 is
permanent, then the clock pulse will be applied to the card according to the timing diagram
of the activation sequence. If the signal applied to XTAL1 is controlled by the micro-
controller, then the clock pulse will be applied to the card by the microcontroller after
completion of the activation sequence.
Table 18.
I/O Circuitry
The three data lines I/O, AUX1 and AUX2 are identical. The Idle state is realized by data
lines I/O and I/OUC being pulled HIGH via a 10k resistor (I/O to V
is referenced to V
line on which a falling edge occurs becomes the master. An anti-latch circuit disables the
detection of falling edges on the other line, which then becomes the slave. After a time delay
t
transmitting the logic 0 present on the master line.When the master line returns to logic 1,
the P transistor on the slave line is turned on during the time delay t
lines return to their idle state. This active pull-up feature ensures fast LOW-to-HIGH
transitions; it is able to deliver more than 1 mA up to an output voltage of 0.9 V
load. At the end of the active pull-up pulse, the output voltage only depends on the internal
pull-up resistor, and on the load current. The maximum frequency on these lines is 1MHz.
d
(edge) (approximately 200 ns), the N transistor on the slave line is turned on, thus
CLKDIV1
Clock circuitry
0
0
1
1
XTAL
Table 18.
CC
, the duty factors depend on the signal at XTAL1.
, and I/OUC to V
). The frequency change is synchronous, which means that during
XTAL
XTAL
, the duty factor on pin CLK may be 45% to 55%
DD
,1/2 f
, thus allowing operation with V
CLKDIV2
XTAL
0
1
1
0
,1/4 f
XTAL
or 1/8 f
XTAL
CC
d
and I/OUC to V
via pins CLKDIV1 and
(edge) and then both
CC
1/8 f
1/4 f
1/2 f
f
CLK
XTAL
V
XTAL
XTAL
XTAL
DD
CC
. The first
on a 80pF
DD
ST8004
). I/O

Related parts for st8004