mt16lsdf6464hy-13e Micron Semiconductor Products, mt16lsdf6464hy-13e Datasheet - Page 17

no-image

mt16lsdf6464hy-13e

Manufacturer Part Number
mt16lsdf6464hy-13e
Description
256mb, 512mb X64, Dr 144-pin Sdram Sodimm
Manufacturer
Micron Semiconductor Products
Datasheet
SPD Clock and Data Conventions
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (see
Figures 6, and 7).
SPD Start Condition
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has been
met.
SPD Stop Condition
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
pdf: 09005aef807924d2, source: 09005aef807924f1
SDF16C32_64x64HG.fm - Rev. E 4/06 EN
SDA
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop condi-
SCL from master
Data output
from transmitter
Data output
from receiver
Figure 6: Data Validity
Data stable
Data change
Figure 8: Acknowledge Response From Receiver
Data stable
17
(
(
(
(
)
)
)
)
(
(
(
(
SPD Acknowledge
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (see Figure 8).
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data. If
an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
SCL
SDA
)
)
)
)
Figure 7: Definition of Start and Stop
Acknowledge is a software convention used to indi-
The SPD device will always respond with an
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Start
bit
144-PIN SDRAM SODIMM
256MB, 512MB (x64, DR)
©2006 Micron Technology, Inc. All rights reserved.
Acknowledge
Stop
bit

Related parts for mt16lsdf6464hy-13e