k6t4016c3b Samsung Semiconductor, Inc., k6t4016c3b Datasheet

no-image

k6t4016c3b

Manufacturer Part Number
k6t4016c3b
Description
256kx16 Bit Low Power Cmos Static Ram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k6t4016c3b-TB55
Manufacturer:
SAMSUNG
Quantity:
158
Part Number:
k6t4016c3b-TB70
Quantity:
5
Part Number:
k6t4016c3b-TB70
Quantity:
1 295
Part Number:
k6t4016c3b-TF10
Manufacturer:
SUMSAGN
Quantity:
1 200
Part Number:
k6t4016c3b-TF10
Manufacturer:
SAM
Quantity:
1 760
Part Number:
k6t4016c3b-TF55
Manufacturer:
SAMSUNG
Quantity:
2 148
K6T4016C3B Family
Document Title
Revision History
products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices.
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and
Revision No.
256Kx16 bit Low Power CMOS Static RAM
4.01
0.0
0.1
1.0
2.0
3.0
4.0
5.0
History
Initial draft
Revise
Finalize
Revise
Revise
Revise
Errarta correction
Revise
- Die name change ; A to B
- Operating current update and release.
- Change datasheet format
- Remove I
- Change test load at 55ns: 100pF
- Add 55ns product for industrial temperature
I
I
I
CC
CC1
CC2
(Read/Write) = 30/60
(Read/Write) = 30/60
= 160
CC
write value from table.
130mA
15/75mA
15/75mA
50pF
1
Draft Data
June 28, 1996
September 19, 1996
December 17, 1996
February 17, 1997
February 17, 1998
June 22, 1998
August 8, 1998
May 22, 2001
CMOS SRAM
Remark
Advance
Preliminary
Final
Final
Final
Final
Final
Revision 5.0
May 2001

Related parts for k6t4016c3b

k6t4016c3b Summary of contents

Page 1

... K6T4016C3B Family Document Title 256Kx16 bit Low Power CMOS Static RAM Revision History Revision No. History 0.0 Initial draft 0.1 Revise - Die name change ; 1.0 Finalize 2.0 Revise - Operating current update and release. I (Read/Write) = 30/ (Read/Write) = 30/60 CC1 I = 160 130mA CC2 3.0 Revise - Change datasheet format - Remove I write value from table ...

Page 2

... SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice. GENERAL DESCRIPTION The K6T4016C3B families are fabricated by SAMSUNG s advanced CMOS process technology. The families support various operating temperature ranges and small package types for user flexibility of system design. The families also support low data retention voltage for battery back-up opera- tion with low data retention current ...

Page 3

... K6T4016C3B Family PRODUCT LIST Commercial Temperature Product(0~70 C) Part Name K6T4016C3B-TB55 44-TSOP2-F, 55ns, LL-pwr K6T4016C3B-TB70 44-TSOP2-F, 70ns, LL-pwr K6T4016C3B-RB55 44-TSOP2-R, 55ns, LL-pwr K6T4016C3B-RB70 44-TSOP2-R, 70ns, LL-pwr FUNCTIONAL DESCRIPTION ...

Page 4

... K6T4016C3B Family RECOMMENDED DC OPERATING CONDITIONS Item Supply voltage Ground Input high voltage Input low voltage Note: 1. Commercial Product otherwise specified A Industrial Product otherwise specified A 2. Overshoot: V +3.0V in case of pulse width CC 3. Undershoot: -3.0V in case of pulse width 30ns 4. Overshoot and undershoot are sampled, not 100% tested. ...

Page 5

... K6T4016C3B Family AC OPERATING CONDITIONS TEST CONDITIONS (Test Load and Test Input/Output Reference) Input pulse level: 0.8 to 2.4V Input rising and falling time: 5ns Input and output reference voltage: 1.5V Output load (See right): C =100pF+1TTL L C =50pF+1TTL L AC CHARACTERISTICS (Vcc=4.5~5.5V, Commercial product: T Parameter List Read cycle time ...

Page 6

... K6T4016C3B Family TIMING DIAGRAMS TIMING WAVEFORM OF READ CYCLE(1) Address Data Out Previous Data Valid TIMING WAVEFORM OF READ CYCLE(2) Address CS UB Data out High-Z NOTES (READ CYCLE and are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage ...

Page 7

... K6T4016C3B Family TIMING WAVEFORM OF WRITE CYCLE(1) Address CS UB Data in Data Undefined Data out TIMING WAVEFORM OF WRITE CYCLE(2) Address CS UB Data in Data out (WE Controlled CW( WP(1) t AS(3) t High-Z t WHZ (CS Controlled AS(3) CW( WP( High-Z 7 CMOS SRAM ...

Page 8

... K6T4016C3B Family TIMING WAVEFORM OF WRITE CYCLE(3) Address CS UB Data in Data out NOTES (WRITE CYCLE wri e occurs during the overlap for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transi- tion when CS goes high and WE goes high. The t 2 ...

Page 9

... K6T4016C3B Family PACKAGE DIMENSIONS 44 PIN THIN SMALL OUTLINE PACKAGE TYPE II (400F) #44 #1 18.81 MAX. 0.741 18.41 0.725 0.004 0.35 0.805 0. 0.032 0.014 0.004 44 PIN THIN SMALL OUTLINE PACKAGE TYPE II (400R) #1 #44 18.81 MAX. 0.741 18.41 0.725 0.35 0.805 0. 0.032 0.014 0.004 #23 11.76 0.20 0.463 0.008 #22 1.00 0.10 0.039 0.004 1.20 MAX. 0.047 ...

Related keywords