MK50H25DIP ST Microelectronics, Inc., MK50H25DIP Datasheet - Page 16

no-image

MK50H25DIP

Manufacturer Part Number
MK50H25DIP
Description
High Speed Link Level Controller
Manufacturer
ST Microelectronics, Inc.
Datasheet
MK50H25
4.1.2 Control and Status Register Definition
4.1.2.1 Control and Status Register 0 (CSR0)
RAP<3:1> = 0
16/64
15
14
13
12
11
10
BIT
NAME
TDMD
STOP
DTX
DRX
TXON
RXON
1
5
P
T
D
M
D
1
4
S
T
O
P
1
3
D
T
X
DESCRIPTION
TRANSMIT DEMAND, when set, causes the MK50H25 access the
Transmit Descriptor Ring without waiting for the Transmit poll time in-
terval to lapse. TDMD need not be set to transmit a frame, it merely
hastens the MK50H25’s response to a Transmit Descriptor Ring entry
insertion by the host. TDMD is written with ONE ONLY and cleared by
the MK50H25 microcode after it is used. It may read as a ”1” for a
short time after it is written because the microcode may have been
busy when TDMD was set. It is also cleared by Bus RESET. Writing a
”0” in this bit has no effect.
STOP, when set, indicates that MK50H25 is operating in the Stopped
phase of operation. All external activity is disabled and internal logic is
reset. MK50H25 remains inactive except for primitive processing until
a START primitive is issued. STOP IS READ ONLY and set by Bus
RESET or a STOP primitive. Writing to this bit has no effect.
Disable Transmitter ring prevents the MK50H25 from further access to
the Transmitter Descriptor Ring. No transmissions are attempted after
finishing transmission of any frame in transmission at the time of DTX
being set. TXON acknowledges changes to DTX, see below. DTX is
READ/WRITE.
Disable the Receiver prevents the MK50H25 from further access to the
Receiver Descriptor Ring. No received frames are accepted after fin-
ishing reception of any frame in reception at the time of DRX being set.
If DRX is set while a data link is established, the MK50H25 will go into
the Local Busy state and will send an RNR response frame to the re-
mote station. Upon clearing DRX the MK50H25 will send a RR re-
sponse frame. RXON acknowledges changes to DRX, see description
of RXON. DRX is READ/WRITE.
TRANSMITTER ON indicates that the transmit ring access is enabled.
TXON is set as the Start primitive is issued if the DTX bit is ”0” or after-
ward as DTX is cleared. TXON is cleared upon recognition of DTX be-
ing set, by sending a Stop primitive in CSR1, or by a Bus RESET. If
TXON is clear, the host may modify the Transmit Descriptor Ring en-
tries regardless of the state of the OWNA bits. TXON is READ ONLY;
writing to this bit has no effect.
RECEIVER ON indicates that the receive ring access is enabled.
RXON is set as the Start primitive is issued if the DRX bit is ”0” or after-
ward as DRX is cleared.
being set, by sending a Stop primitive in CSR1, or by a Bus RESET. If
RXON is clear, the host may modify the Receive Descriptor Ring en-
tries regardless of the state of the OWNA bits. RXON is READ ONLY;
writing to this bit has no effect.
1
2
D
R
X
1
1
T
X
O
N
1
0
R
X
O
N
0
9
I
N
E
A
0
8
I
N
T
R
RXON is cleared upon recognition of DRX
0
7
M
E
R
R
0
6
M
I
S
S
0
5
R
O
R
0
4
T
U
R
0
3
P
I
N
T
0
2
T
I
N
T
0
1
R
I
N
T
0
0
0

Related parts for MK50H25DIP