EPM570 Altera, EPM570 Datasheet - Page 53

no-image

EPM570

Manufacturer Part Number
EPM570
Description
MAX II Device Family
Manufacturer
Altera
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570F-256C5N
Manufacturer:
ALTERA
Quantity:
462
Part Number:
EPM570F100
Manufacturer:
ALTERA
0
Part Number:
EPM570F100A5N
Manufacturer:
ALTERA
0
Part Number:
EPM570F100C
Manufacturer:
ALTERA
0
Part Number:
EPM570F100C4N
Manufacturer:
ALTERA
Quantity:
12 388
Part Number:
EPM570F100C4N
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EPM570F100C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570F100C4N
Manufacturer:
ALTERA
0
Part Number:
EPM570F100C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM570F100C5N
Manufacturer:
NICHIA
Quantity:
1 001
Part Number:
EPM570F100C5N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EPM570F100C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM570F100C5N
0
Altera Corporation
December 2004
f
f
For TCK frequencies of 10 MHz, the erase and programming takes less
than two seconds for EPM240 and EPM570 devices. Erase and
programming times are less than three seconds for EPM1270 and less
than four seconds for the EPM2210 devices. The TCK frequency can
operate at up to 18 MHz in MAX II devices providing slight
improvements in these ISP times.
UFM Programming
The Quartus II software, with the use of POF, Jam, or JBC files, supports
programming of each user flash memory (UFM) block sector
independent from the logic array design pattern stored in the CFM block.
This allows updating or reading UFM contents through ISP without
altering the current logic array design, or vice versa. By default, these
programming files and methods will program both the entire flash
memory contents, which includes the CFM block and UFM contents. The
stand-alone embedded Jam STAPL player and Jam Byte-Code Player
provides action commands for programming or reading the entire flash
memory (UFM and CFM together) or each independently.
For more information, see the chapter on Using Jam STAPL for ISP via an
Embedded Processor.
In-System Programming Clamp
By default, the IEEE 1532 instruction used for entering ISP automatically
tri-states all I/O pins with weak pull-up resistors for the duration of the
ISP sequence. However, some systems may require certain pins on
MAX II devices to maintain a specific DC logic level during an in-field
update. For these systems, an optional in-system programming clamp
instruction exists in MAX II circuitry to control I/O behavior during the
ISP sequence. The in-system programming clamp instruction enables the
device to sample and sustain the value on an output pin (an input pin
would remain tri-stated if sampled) or to explicitly set a logic high, logic
low, or tri-state value on any pin. Setting these options is controlled on an
individual pin basis using the Quartus II software.
For more information, see the chapter on Real-Time ISP & ISP Clamp for
MAX II Devices.
Real-Time ISP
For systems that require more than DC logic level control of I/O pins, the
real-time ISP feature allows you to update the CFM block with a new
design image while the current design continues to operate in the SRAM
logic array and I/O pins. A new programming file is updated into the
MAX II device without halting the original design’s operation, saving
Core Version a.b.c variable
JTAG & In-System Programmability
MAX II Device Handbook, Volume 1
3–7

Related parts for EPM570