CAT1025 CATALYST [Catalyst Semiconductor], CAT1025 Datasheet - Page 13

no-image

CAT1025

Manufacturer Part Number
CAT1025
Description
Supervisory Circuits with I2C Serial 2k-bit CMOS EEPROM and Manual Reset
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT1025JI-30
Manufacturer:
CAT
Quantity:
1
Part Number:
CAT1025JI-30-TE13
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT1025WI-28-GT3
Manufacturer:
NUVOTON
Quantity:
20 000
Part Number:
CAT1025WI-30-GT3
Manufacturer:
CAL
Quantity:
1 637
Part Number:
CAT1025WI-30-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT1025WI-30-GT3
0
Immediate/Current Address Read
The CAT1024 and CAT1025 address counter contains
the address of the last byte accessed, incremented by
one. In other words, if the last READ or WRITE access
was to address N, the READ immediately following
would access data from address N+1. For N=E=255, the
counter will wrap around to zero and continue to clock
out valid data. After the CAT1024 and CAT1025 receives
its slave address information (with the R/W bit set to
one), it issues an acknowledge, then transmits the 8-bit
byte requested. The master device does not send an
acknowledge, but will generate a STOP condition.
Selective/Random Read
Selective/Random READ operations allow the Master
device to select at random any memory location for a
READ operation. The Master device first performs a
‘dummy’ write operation by sending the START condition,
slave address and byte addresses of the location it
wishes to read. After the CAT1024 and CAT1025
acknowledges, the Master device sends the START
condition and the slave address again, this time with the
R/W bit set to one. The CAT1024 and CAT1025 then
responds with its acknowledge and sends the 8-bit byte
requested. The master device does not send an
acknowledge but will generate a STOP condition.
Figure 11. Selective Read Timing
Figure 12. Sequential Read Timing
BUS ACTIVITY:
SDA LINE
MASTER
BUS ACTIVITY:
SDA LINE
MASTER
ADDRESS
SLAVE
S
R
S
T
A
T
C
A
K
ADDRESS
SLAVE
DATA n
A
C
K
ADDRESS (n)
A
C
K
BYTE
DATA n+1
13
Sequential Read
The Sequential READ operation can be initiated by
either the Immediate Address READ or Selective READ
operations. After the CAT1024 and CAT1025 sends the
inital 8-bit byte requested, the Master will responds with
an acknowledge which tells the device it requires more
data. The CAT1024 and CAT1025 will continue to output
an 8-bit byte for each acknowledge, thus sending the
STOP condition.
The data being transmitted from the CAT1024 and
CAT1025 is sent sequentially with the data from address
N followed by data from address N+1. The READ
operation address counter increments all of the CAT1024
and CAT1025 address bits so that the entire memory
array can be read during one operation.
A
C
K
R
S
S
T
A
T
C
A
K
ADDRESS
SLAVE
DATA n+2
A
C
K
C
A
K
DATA n
DATA n+x
CAT1024, CAT1025
O
N
A
C
K
P
O
S
T
P
Doc No. 3008, Rev. M
N
O
A
C
K
O
S
P
T
P

Related parts for CAT1025