CY7C342 CYPRESS [Cypress Semiconductor], CY7C342 Datasheet - Page 7

no-image

CY7C342

Manufacturer Part Number
CY7C342
Description
128-Macrocell MAX EPLDs
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C342-15JC
Manufacturer:
CYP
Quantity:
865
Part Number:
CY7C342-15JI
Manufacturer:
CYP
Quantity:
865
Part Number:
CY7C342-15RI
Manufacturer:
AVAGO
Quantity:
101
Part Number:
CY7C342-15RI
Manufacturer:
CYPRESS
Quantity:
135
Part Number:
CY7C342-20JC
Manufacturer:
CYP
Quantity:
865
Part Number:
CY7C342-20JI
Manufacturer:
CYP
Quantity:
865
Part Number:
CY7C342-25HC
Manufacturer:
CYPRESS
Quantity:
13 888
Part Number:
CY7C342-25JC
Manufacturer:
TOSHIBA
Quantity:
178 200
Part Number:
CY7C342-30HC
Quantity:
103 720
Part Number:
CY7C342-30HC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-03014 Rev. *B
Commercial and Industrial External Asynchronous Switching Characteristics
Commercial and Industrial Typical Internal Switching Characteristics
t
t
t
f
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Notes:
AWH
AWL
ACNT
ACNT
IN
IO
EXP
LAD
LAC
OD
ZX
XZ
RSU
RH
LATCH
RD
COMB
IC
ICS
FD
PRE
CLR
PIA
IN
IO
EXP
LAD
LAC
OD
ZX
XZ
RSU
RH
LATCH
RD
7. C1 = 5 pF.
8. Sample tested only for an output change of 500 mV.
9. This specification guarantees the maximum combinatorial delay associated with the macrocell register bypass when the macrocell is configured for combinatorial
Parameter
[8]
[8]
operation.
[9]
Asynchronous Clock Input HIGH Time
Asynchronous Clock Input LOW Time
Minimum Internal Array Clock Frequency
Maximum Internal Array Clock Frequency
Dedicated Input Pad and Buffer Delay
I/O Input Pad and Buffer Delay
Expander Array Delay
Logic Array Data Delay
Logic Array Control Delay
Output Buffer and Pad Delay
Output Buffer Enable Delay
Output Buffer Disable Delay
Register Set-Up Time Relative to Clock Signal at Register
Register Hold Time Relative to Clock Signal at Register
Flow Through Latch Delay
Register Delay
Transparent Mode Delay
Asynchronous Clock Logic Delay
Synchronous Clock Delay
Feedback Delay
Asynchronous Register Preset Time
Asynchronous Register Clear Time
Programmable Interconnect Array Delay Time
Dedicated Input Pad and Buffer Delay
I/O Input Pad and Buffer Delay
Expander Array Delay
Logic Array Data Delay
Logic Array Control Delay
Output Buffer and Pad Delay
Output Buffer Enable Delay
Output Buffer Disable Delay
Register Set-Up Time Relative to Clock Signal at Register
Register Hold Time Relative to Clock Signal at Register
Flow Through Latch Delay
Register Delay
USE ULTRA37000
Description
[3]
[3]
Description
[7]
[7]
[3]
[3]
ALL NEW DESIGNS
[5]
[5]
[5]
TM
FOR
Min.
7C342B-15
Min.
7C342B-15
2
7
6
4
11
50
9
Over Operating Range
Max.
Over Operating Range (continued)
Max.
10
12
12
10
10
10
20
3
3
8
8
5
3
5
5
1
1
1
6
0
1
3
3
5
6
5
3
1
Min.
Min.
7C342B–20
7C342B-20
10
14
40
11
1
8
6
CY7C342B
Max.
Max.
25
Page 7 of 14
10
12
13
14
14
12
11
11
4
4
5
3
5
5
1
1
1
8
0
1
3
3
7
6
5
4
2
Unit
33.3
Unit
16
14
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
10
8

Related parts for CY7C342