CY7C4281V-15JI CYPRESS [Cypress Semiconductor], CY7C4281V-15JI Datasheet - Page 8

no-image

CY7C4281V-15JI

Manufacturer Part Number
CY7C4281V-15JI
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Document #: 38-06013 Rev. *B
Switching Waveforms
Write Cycle Timing
Read Cycle Timing
Notes:
12. t
13. t
between the rising edge of RCLK and the rising edge of WCLK is less than t
between the rising edge of WCLK and the rising edge of RCLK is less than t
REN1, REN2
SKEW1
SKEW1
REN1, REN2
(if applicable)
Q
D
WEN2
0
0
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time
WEN1
WCLK
WEN1
WEN2
WCLK
RCLK
RCLK
–D
–Q
OE
FF
EF
17
17
t
ENS
t
OLZ
t
SKEW1
t
ENH
t
t
CLKH
CLKH
[12]
t
t
t
WFF
A
REF
t
OE
t
t
CLK
CKL
t
SKEW1
NO OPERATION
[13]
t
DS
t
t
CLKL
CLKL
t
ENS
SKEW1
SKEW2
, then FF may not change state until the next WCLK rising edge.
, then EF may not change state until the next RCLK rising edge.
t
VALID DATA
DH
t
ENH
t
REF
t
WFF
CY7C4261V/CY7C4271V
CY7C4281V/CY7C4291V
t
OHZ
NO OPERATION
NO OPERATION
Page 8 of 16

Related parts for CY7C4281V-15JI