CY7C68300C CYPRESS [Cypress Semiconductor], CY7C68300C Datasheet - Page 22

no-image

CY7C68300C

Manufacturer Part Number
CY7C68300C
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68300C-100AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C68300C-56
Manufacturer:
CYPRESS
Quantity:
17 580
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CYPRESS
Quantity:
5 488
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CY
Quantity:
1 000
Part Number:
CY7C68300C-56LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C68300C-56LTXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C68300C-56PVC
Manufacturer:
CYPRESS
Quantity:
3 392
Part Number:
CY7C68300C-56PVXC
Manufacturer:
HITACHI
Quantity:
2 000
Part Number:
CY7C68300C-56PVXC
Manufacturer:
CY
Quantity:
8
Part Number:
CY7C68300C-56PVXC
Manufacturer:
CYPRESS-Pb
Quantity:
4
Part Number:
CY7C68300C-56PVXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C68300C-56PVXC
Quantity:
465
Document 001-05809 Rev. *A
Table 11.Configuration Data Organization
Note Devices running in Backward Compatibility (CY7C68300A) Mode must use the CY7C68300A EEPROM organization, and
not the format shown in this document. Refer to the CY7C68300A data sheet for the CY7C68300A EEPROM format.
AT2LP Configuration
0x00
0x01
0x02
0x03
0x04
0x05
Address
Byte
EEPROM signature byte 0
EEPROM signature byte 1
APM Value
Reserved
bVSCBSignature Value
Reserved
Enable mode page 8
Disable wait for INTRQ
BUSY Bit Delay
Short Packet Before Stall
Configuration
Item Name
I
proper AT2LP pin configuration.
I
proper AT2LP pin configuration.
ATA Device Automatic Power Management Value. If an
attached ATA device supports APM and this field contains
other than 0x00, the AT2LP issues a SET_FEATURES
command to Enable APM with this value during the drive
initialization process. Setting APM Value to 0x00 disables
this functionality. This value is ignored with ATAPI devices.
Must be set to 0x00.
Value in the first byte of the CBW CB field that designates
that the CB is to be decoded as vendor specific ATA
commands instead of the ATAPI command block. See
“Functional Overview” on page 15
this byte is used.
Bits 7:6
Bit 5
Enable the write caching mode page (page 8). If this page
is enabled, Windows disables write caching by default,
which limits write performance.
0= Disable mode page 8.
1= Enable mode page 8.
Bit 4
Poll status register rather than waiting for INTRQ. Setting
this bit to 1 improves USB BOT test results but may
introduce compatibility problems with some devices.
0 = Wait for INTRQ.
1 = Poll status register instead of using INTRQ.
Bit 3
Enable a delay of up to 120 ms at each read of the DRQ bit
where the device data length does not match the host data
length. This allows the CY7C68300C/CY7C68301C to work
with most devices that incorrectly clear the BUSY bit before
a valid status is present.
0 = No BUSY bit delay.
1 = Use BUSY bit delay.
Bit 2
Determines if a short packet is sent before the STALL of an
IN endpoint. The USB Mass Storage Class Bulk-Only Speci-
fication allows a device to send a short or zero-length IN
packet before returning a STALL handshake for certain
cases. Certain host controller drivers may require a short
packet before STALL.
0 = Do not force a short packet before STALL.
1 = Force a short packet before STALL.
2
2
C EEPROM signature byte 0. This byte must be 0x53 for
C EEPROM signature byte 1. This byte must be 0x4B for
Item Description
Configuration
for more detail on how
CY7C68300C/CY7C68301C
CY7C68320C/CY7C68321C
Required
Contents
0x4B
0x53
Page 22 of 42
Contents
Variable
0x00
0x00
0x24
0x07
[+] Feedback
[+] Feedback

Related parts for CY7C68300C