ADSP-21266_07 AD [Analog Devices], ADSP-21266_07 Datasheet - Page 26

no-image

ADSP-21266_07

Manufacturer Part Number
ADSP-21266_07
Description
Embedded Processor
Manufacturer
AD [Analog Devices]
Datasheet
ADSP-21266
Table 23. 16-Bit Memory Read Cycle
1
Parameter
Timing Requirements
t
t
Switching Characteristics
t
t
t
t
t
t
D = (The value set by the PPDUR Bits (5–1) in the PPCTL register) × t
H = t
On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.
DRS
DRH
ALEW
ALERW
ADAS
ADAH
ALEHZ
RW
1
1
CCLK
1
(if a hold cycle is specified, else H = 0)
Address/Data 15–0 Setup Before RD high
Address/Data 15–0 Hold After RD high
ALE Pulse Width
ALE Deasserted to Read/Write Asserted
Address/Data 15–0 Setup Before ALE Deasserted
Address/Data 15–0 Hold After ALE Deaserted
ALE Deasserted to Address/Data 15–0 in High-Z
RD Pulse Width
AD15-0
ALE
WR
RD
VALID ADDRESS
t
ADAS
t
ALEW
Rev. C | Page 26 of 44 | October 2007
Figure 19. 16-Bit Memory Read Cycle
t
ADAH
t
t
ALERW
ALEHZ
CCLK
t
RW
t
VALID DATA
DRS
Min
3.3
0
2 × t
1 × t
2.5 × t
0.5 × t
0.5 × t
D – 2
CCLK
CCLK
CCLK
CCLK
CCLK
t
DRH
– 2
– 0.5
– 2.0
– 0.8
– 0.8
Max
0.5 × t
CCLK
+ 2.0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21266_07