ADSP-21266_07 AD [Analog Devices], ADSP-21266_07 Datasheet - Page 33

no-image

ADSP-21266_07

Manufacturer Part Number
ADSP-21266_07
Description
Embedded Processor
Manufacturer
AD [Analog Devices]
Datasheet
Parallel Data Acquisition Port (PDAP)
The timing requirements for the PDAP are provided in
and
Channel 0 of the IDP. For details on the operation of the IDP,
see the IDP chapter of the ADSP-2126x Peripherals Manual.
Table 31. Parallel Data Acquisition Port (PDAP)
1
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
Source pins of DATA are ADDR7–0, DATA7–0, or DAI pins. Source pins for SCLK and FS are: 1) DAI pins, 2) CLKIN through PCG, or 3) DAI pins through PCG.
SPCLKEN
HPCLKEN
PDSD
PDHD
PDCLKW
PDCLK
PDHLDD
PDSTRB
Figure
25. PDAP is the parallel mode operation of
PDAP_CLKEN Setup Before PDAP_CLK Sample Edge
PDAP_CLKEN Hold After PDAP_CLK Sample Edge
PDAP_DAT Setup Before SCLK PDAP_CLK Sample Edge
PDAP_DAT Hold After SCLK PDAP_CLK Sample Edge
Clock Width
Clock Period
Delay of PDAP Strobe After Last PDAP_CLK Capture Edge for a Word
PDAP Strobe Pulse Width
(PDAP_STROBE)
(PDAP_CLKEN)
(PDAP_CLK)
DAI_P20–1
DAI_P20–1
DAI_P20–1
DATA
Figure 25. Parallel Data Acquisition Port (PDAP)
Rev. C | Page 33 of 44 | October 2007
Table 31
t
PDCLKW
SAMPLE EDGE
t
SPCLKEN
t
PDSD
1
t
PDHLDD
1
1
Note that the most significant 16 bits of external PDAP data can
be provided through either the parallel port AD15–0 or the
DAI_P20–5 pins. The remaining four bits can only be sourced
through DAI_P4–1. The timing below is valid at the
DAI_P20–1 pins or at the AD15–0 pins.
1
t
PDCLK
t
HPCLKEN
t
PDHD
t
PDSTRB
Min
2.5
2.5
2.5
2.5
7
20
2 × t
1 × t
CCLK
CCLK
– 1
Max
ADSP-21266
Unit
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21266_07