XC3S100E-4CP132C XILINX [Xilinx, Inc], XC3S100E-4CP132C Datasheet - Page 58

no-image

XC3S100E-4CP132C

Manufacturer Part Number
XC3S100E-4CP132C
Description
Spartan-3E FPGA Family
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S100E-4CP132C
Manufacturer:
XILINX
0
Quadrant Clock Routing
The clock routing within the FPGA is quadrant-based, as
shown in
total clock signals, labeled ‘A’ through ‘H’ in
Figure
inates either from a global BUFGMUX element along the
top and bottom edges or from a BUFGMUX element along
the associated edge, as shown in
feed the synchronous resource elements (CLBs, IOBs,
block RAM, multipliers, and DCMs) within the quadrant.
DS312-2 (v1.1) March 21, 2005
Advance Product Specification
44. The clock source for an individual clock line orig-
Figure
R
*(XC3S1200E and
42. Each clock quadrant supports eight
and XC3S1600E only)
RHCLK input
Double Line
DCM output*
LHCLK or
Figure 43: Clock Switch Matrix to BUFGMUX Pair Connectivity
CLK Switch
Figure
Left-/Right-Half BUFGMUX
Matrix
44. The clock lines
Table 36
S
S
I0
I1
I0
I1
www.xilinx.com
0
1
0
1
and
BUFGMUX
O
O
2nd DCM output
1st DCM output
2nd GCLK pin
1st GCLK pin
Double Line
The four quadrants of the device are:
Note that the quadrant clock notation (TR, BR, BL, TL) is
separate from that used for similar IOB placement con-
straints.
Top Right (TR)
Bottom Right (BR)
Bottom Left (BL)
Top Left (TL)
Top/Bottom (Global) BUFGMUX
CLK Switch
Matrix
S
S
I0
I1
I0
I1
0
1
0
1
DS312-2_16_022505
Functional Description
BUFGMUX
O
O
51

Related parts for XC3S100E-4CP132C