PIC18F2510 MICROCHIP [Microchip Technology], PIC18F2510 Datasheet - Page 69

no-image

PIC18F2510

Manufacturer Part Number
PIC18F2510
Description
28/40/44-PIN FLASH MICROCONTROLLERS WITH 10-BIT A/D AND NANO WATT TECHNOLOGY
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F2510-I/ML
Manufacturer:
MICORCHIP
Quantity:
662
Part Number:
PIC18F2510-I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F2510-I/SP
Manufacturer:
TM
Quantity:
50 000
Part Number:
PIC18F2510T-I/ML
Manufacturer:
MICORCHIP
Quantity:
2 100
TABLE 5-2:
 2004 Microchip Technology Inc.
SPBRGH
SPBRG
RCREG
TXREG
TXSTA
RCSTA
IPR2
PIR2
PIE2
IPR1
PIR1
PIE1
OSCTUNE
TRISE
TRISD
TRISC
TRISB
TRISA
LATE
LATD
LATC
LATB
LATA
PORTE
PORTD
PORTC
PORTB
PORTA
Legend:
Note
File Name
(2)
(2)
(2)
(2)
(2)
1:
2:
3:
4:
5:
6:
x = unknown, u = unchanged, — = unimplemented, q = value depends on condition
The SBOREN bit is only available when the BOREN1:BOREN0 configuration bits = 01; otherwise, it is disabled and reads as ‘0’. See
Section 4.4 “Brown-out Reset (BOR)”.
These registers and/or bits are not implemented on 28-pin devices and are read as
individual unimplemented bits should be interpreted as ‘-’.
The PLLEN bit is only available in specific oscillator configuration; otherwise it is disabled and reads as
INTOSC Modes”.
The RE3 bit is only available when Master Clear Reset is disabled (MCLRE configuration bit = 0). Otherwise, RE3 reads as
read-only.
RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes.
When disabled, these bits read as ‘0’.
Bit 7 and bit 6 are cleared by user software or by a POR.
EUSART Baud Rate Generator Register High Byte
EUSART Baud Rate Generator Register Low Byte
EUSART Receive Register
EUSART Transmit Register
PORTD Data Direction Control Register
PORTC Data Direction Control Register
PORTB Data Direction Control Register
PORTD Data Latch Register (Read and Write to Data Latch)
PORTC Data Latch Register (Read and Write to Data Latch)
PORTB Data Latch Register (Read and Write to Data Latch)
TRISA7
PSPIP
PSPIF
PSPIE
LATA7
OSCFIP
OSCFIF
OSCFIE
INTSRC
CSRC
RA7
SPEN
Bit 7
RD7
RC7
RB7
IBF
(5)
REGISTER FILE SUMMARY (PIC18F2X1X/4X1X) (CONTINUED)
(2)
(2)
(2)
(6)
(5)
TRISA6
PLLEN
LATA6
RA6
CMIP
CMIF
CMIE
ADIP
ADIF
ADIE
Bit 6
OBF
RX9
RD6
RC6
RB6
TX9
(5)
(6)
(3)
(5)
Data Direction Control Register for PORTA
PORTA Data Latch Register (Read and Write to Data Latch)
TXEN
SREN
RCIP
RCIF
RCIE
IBOV
Bit 5
RD5
RC5
RB5
RA5
PSPMODE
SYNC
CREN
TUN4
Bit 4
TXIP
TXIF
TXIE
RD4
RC4
RB4
RA4
Preliminary
SENDB
ADDEN
SSPIP
SSPIE
RE3
BCLIP
BCLIF
BCLIE
SSPIF
TUN3
Bit 3
RD3
RC3
RB3
RA3
(4)
PORTE Data Latch Register
(Read and Write to Data Latch)
CCP1IP
CCP1IF
CCP1IE
HLVDIP
HLVDIF
HLVDIE
TRISE2
BRGH
RE2
FERR
TUN2
Bit 2
RD2
RC2
RB2
RA2
PIC18F2X1X/4X1X
(2)
0
. Reset values are shown for 40/44-pin devices;
TMR3IP
TMR3IF
TMR3IE
TMR2IP
TMR2IF
TMR2IE
TRISE1
OERR
RE1
TRMT
TUN1
Bit 1
RD1
RC1
RB1
RA1
(2)
TMR1IP
TMR1IE
CCP2IP
CCP2IF
CCP2IE
TMR1IF
TRISE0
RE0
RX9D
TUN0
TX9D
Bit 0
RD0
RC0
RB0
RA0
0
. See Section 2.6.4 “PLL in
(2)
0000 0000
0000 0000
0000 0000
0000 0000
0000 0010
0000 000x
11-- 1111
00-- 0000
00-- 0000
1111 1111
0000 0000
0000 0000
0q-0 0000
0000 -111
1111 1111
1111 1111
1111 1111
1111 1111
---- -xxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
---- xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xx0x 0000
POR, BOR
DS39636A-page 67
Value on
0
. This bit is
on page:
51, 195
51, 195
51, 202
51, 200
51, 192
51, 193
52, 108
52, 104
52, 101
52, 107
52, 104
52, 101
52, 107
52, 104
52, 101
Details
52, 91
52, 87
52, 89
52, 90
52, 86
52, 88
27, 52
52, 98
52, 95
52, 98
52, 95
52, 98
52, 95

Related parts for PIC18F2510