PIC18F25J11-I/PT MICROCHIP [Microchip Technology], PIC18F25J11-I/PT Datasheet - Page 143

no-image

PIC18F25J11-I/PT

Manufacturer Part Number
PIC18F25J11-I/PT
Description
28/44-Pin, Low-Power, High-Performance Microcontrollers with nanoWatt XLP Technology
Manufacturer
MICROCHIP [Microchip Technology]
Datasheet
TABLE 9-11:
TABLE 9-12:
© 2009 Microchip Technology Inc.
PORTE
LATE
TRISE
ANCON0
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used by PORTE.
Note 1:
RE0/AN5/
PMRD
RE1/AN6/
PMWR
RE2/AN7/
PMCS
V
V
AV
V
V
V
AV
AV
Legend: DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level
SS
SS
DD
DD
DDCORE
Note 1: PORTD Pull-up Enable bit
Name
SS
DD
DD
1
2
1
2
(1)
1
1
2
2:
Pin
(1)
(1)
2: PORTE Pull-up Enable bit
/V
These registers are not available in 28-pin devices.
These bits are only available in 44-pin devices.
I = Input; O = Output; P = Power
CAP
0 = All PORTD pull-ups are disabled
1 = PORTD pull-ups are enabled for any input pad
0 = All PORTE pull-ups are disabled
1 = PORTE pull-ups are enabled for any input pad
PCFG7
RDPU
Bit 7
PORTE I/O SUMMARY
SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
Function
V
PMWR
PMRD
PMCS
DDCORE
(3)
V
(2)
RE0
AN5
RE1
AN6
RE2
AN7
CAP
PCFG6
REPU
Bit 6
Setting
TRIS
(4)
(2)
1
0
1
1
0
1
0
1
1
0
1
0
1
0
PCFG5
Bit 5
I/O
O
O
O
O
O
O
P
P
P
P
P
P
I
I
I
I
I
I
I
I
(2)
ST/TTL Parallel Master Port io_rd_in.
ST/TTL Parallel Master Port io_wr_in.
Type
ANA
ANA
ANA
DIG
DIG
DIG
DIG
DIG
DIG
I/O
ST
ST
ST
PCFG4
Bit 4
PORTE<0> data input; disabled when analog input enabled.
LATE<0> data output; not affected by analog input.
A/D input channel 5; default input configuration on POR.
Parallel Master Port read strobe.
PORTE<1> data input; disabled when analog input enabled.
LATE<1> data output; not affected by analog input.
A/D input channel 6; default input configuration on POR.
Parallel Master Port write strobe.
PORTE<2> data input; disabled when analog input enabled.
LATE<2> data output; not affected by analog input.
A/D input channel 7; default input configuration on POR.
Parallel Master Port byte enable.
Ground reference for logic and I/O pins.
Ground reference for analog modules.
Positive supply for peripheral digital logic and I/O pins.
Positive supply for microcontroller core logic (regulator disabled).
External filter capacitor connection (regulator enabled).
Positive supply for analog modules.
PIC18F46J11 FAMILY
PCFG3
Bit 3
TRISE2
PCFG2
LATE2
Bit 2
RE2
Description
TRISE1
PCFG1
LATE1
Bit 1
RE1
TRISE0
PCFG0
LATE0
Bit 0
DS39932C-page 143
RE0
on page
Values
Reset
86
86
85
87

Related parts for PIC18F25J11-I/PT