AT90USB1286-16MU ATMEL [ATMEL Corporation], AT90USB1286-16MU Datasheet - Page 47

no-image

AT90USB1286-16MU

Manufacturer Part Number
AT90USB1286-16MU
Description
Microcontroller with 64/128K Bytes of ISP Flash and USB Controller
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT90USB1286-16MU
Manufacturer:
ST
0
6.8
6.9
6.10
6.10.1
7593A–AVR–02/06
Clock Output Buffer
Timer/Counter Oscillator
System Clock Prescaler
Clock Prescale Register – CLKPR
The device can output the system clock on the CLKO pin. To enable the output, the CKOUT
Fuse has to be programmed. This mode is suitable when the chip clock is used to drive other cir-
cuits on the system. The clock also will be output during reset, and the normal operation of I/O
pin will be overridden when the fuse is programmed. Any clock source, including the internal RC
Oscillator, can be selected when the clock is output on CLKO. If the System Clock Prescaler is
used, it is the divided system clock that is output.
The device can operate its Timer/Counter2 from an external 32.768 kHz watch crystal or a exter-
nal clock source. See
Applying an external clock source to TOSC1 requires EXCLK in the ASSR Register written to
logic one. See
tion on selecting external clock as input instead of a 32 kHz crystal.
The AVR USB has a system clock prescaler, and the system clock can be divided by setting the
“Clock Prescale Register – CLKPR” on page
tem clock frequency and the power consumption when the requirement for processing power is
low. This can be used with all clock source options, and it will affect the clock frequency of the
CPU and all synchronous peripherals. clk
as shown in
When switching between prescaler settings, the System Clock Prescaler ensures that no
glitches occurs in the clock system. It also ensures that no intermediate frequency is higher than
neither the clock frequency corresponding to the previous setting, nor the clock frequency corre-
sponding to the new setting.
The ripple counter that implements the prescaler runs at the frequency of the undivided clock,
which may be faster than the CPU's clock frequency. Hence, it is not possible to determine the
state of the prescaler - even if it were readable, and the exact time it takes to switch from one
clock division to the other cannot be exactly predicted. From the time the CLKPS values are writ-
ten, it takes between T1 + T2 and T1 + 2 * T2 before the new clock frequency is active. In this
interval, 2 active clock edges are produced. Here, T1 is the previous clock period, and T2 is the
period corresponding to the new prescaler setting.
To avoid unintentional changes of clock frequency, a special write procedure must be followed
to change the CLKPS bits:
Interrupts must be disabled when changing prescaler setting to make sure the write procedure is
not interrupted.
Bit
Read/Write
Initial Value
1. Write the Clock Prescaler Change Enable (CLKPCE) bit to one and all other bits in
2. Within four cycles, write the desired value to CLKPS while writing a zero to CLKPCE.
CLKPR to zero.
Table
7
CLK-
PCE
R/W
0
“Asynchronous operation of the Timer/Counter” on page 166
6-12.
6
R
0
Figure 6-2 on page 41
5
R
0
4
R
0
I/O
, clk
for crystal connection.
47. This feature can be used to decrease the sys-
3
CLKPS
3
R/W
See Bit Description
ADC
, clk
2
CLKPS
2
R/W
CPU
, and clk
1
CLKPS
1
R/W
AT90USB64/128
FLASH
0
CLKPS
0
R/W
are divided by a factor
for further descrip-
CLKPR
47

Related parts for AT90USB1286-16MU