EP9301-EQ CIRRUS [Cirrus Logic], EP9301-EQ Datasheet - Page 13

no-image

EP9301-EQ

Manufacturer Part Number
EP9301-EQ
Description
Entry-level ARM9 System-on-chip Processor
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
Timings
Timing Diagram Conventions
This data sheet contains one or more timing diagrams. The following key explains the components used in these
diagrams. Any variations are clearly labelled when they occur. Therefore, no additional meaning should be attached
unless specifically stated.
Timing Conditions
Unless specified otherwise, the following conditions are true for all timing measurements.
DS636PP5
• T
• CVDD = VDD_PLL = 1.8V
• RVDD = 3.3 V
• All grounds = 0 V
• Logic 0 = 0 V, Logic 1 = 3.3 V
• Output loading = 50 pF
• Timing reference levels = 1.5 V
• The Processor Bus Clock (HCLK) is programmable and is set by the user. The frequency is typically between
33 MHz and 100 MHz (92 MHz for industrial conditions).
A
= 0 to 70° C
©
Copyright 2005 Cirrus Logic (All Rights Reserved)
Bus/Signal Omission
Valid Bus to Tristate
Figure 1. Timing Diagram Drawing Key
Undefined/Invalid
High/Low to High
Bus Change
High to Low
Bus Valid
Clock
Entry Level ARM9 System-on-Chip Processor
EP9301
13

Related parts for EP9301-EQ