HY27SF162G2B HYNIX [Hynix Semiconductor], HY27SF162G2B Datasheet

no-image

HY27SF162G2B

Manufacturer Part Number
HY27SF162G2B
Description
2Gbit (256Mx8bit/128Mx16bit) NAND Flash
Manufacturer
HYNIX [Hynix Semiconductor]
Datasheet
1
HY27SF(08/16)2G2B Series
2Gbit (256Mx8bit/128Mx16bit) NAND Flash
2Gb NAND FLASH
HY27SF(08/16)2G2B
This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for
use of circuits described. No patent licenses are implied.
Rev 0.3 / Feb. 2008
1

Related parts for HY27SF162G2B

HY27SF162G2B Summary of contents

Page 1

NAND FLASH HY27SF(08/16)2G2B This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B ...

Page 2

Document Title 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Memory Revision History Revision No. 0.0 Initial Draft. 0.1 1) Add Block Protection. 0.2 1) Delete Preliminary 1) Change AC Characteristic 0.3 Before After Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND ...

Page 3

FEATURES SUMMARY HIGH DENSITY NAND FLASH MEMORIES - Cost effective solutions for mass storage applications MULTIPLANE ARCHITECTURE - Array is split into two independent planes. Parallel Operations on both planes are available, halving Program and erase time. NAND INTERFACE - ...

Page 4

DESCRIPTION Hynix NAND HY27SF(08/16)2G2B Series have 256Mx8bit with spare 8Mx8 bit capacity. The device is offered in 1.8V Vcc Power Supply, and with x8 and x16 I/O interface Its NAND cell provides the most cost-effective solution for the solid ...

Page 5

IO15 - IO8 IO7 - IO0 CLE ALE R/B Vcc Vss NC Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure1: Logic Diagram Data Input / Outputs (x16 only) Data Input / Outputs ...

Page 6

Figure 2: 48TSOP1 Contact, x8 and x16 Device Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 6 ...

Page 7

PIN DESCRIPTION Pin Name DATA INPUTS/OUTPUTS IO0-IO7 The IO pins allow to input command, address and data and to output data during read / program (1) operations. The inputs are latched on the rising edge of Write Enable (WE). ...

Page 8

IO0 1st Cycle A0 2nd Cycle A8 3rd Cycle A12 4th Cycle A20 5th Cycle A28 NOTE must be set to Low. IO0 1st Cycle A0 2nd Cycle A8 3rd Cycle A11 4th Cycle A19 5th Cycle A27 ...

Page 9

CLE ALE ( NOTE: 1. With ...

Page 10

BUS OPERATION There are six standard bus operations that control the device. These are Command Input, Address Input, Data Input, Data Output, Write Protect, and Standby. Typically glitches less than 3ns on Chip Enable, Write Enable and Read Enable ...

Page 11

DEVICE OPERATION 3.1 Page Read This operation is operated by writing 00h and 30h to the command register along with five address cycles. Two types of operations are available: random read, serial page read. The random read mode is ...

Page 12

Multi Plane Program Device supports multiple plane program possible to program in parallel 2 pages, one per each plane. A multiple plane program cycle consists of a double serial data loading period in which up to 4224bytes ...

Page 13

Copy-back Program Copy-Back program with Read for Copy-Back is configured to quickly and efficiently rewrite data stored in one page without data reloading when the bit error is not in data stored. Since the time-consuming re-loading cycles are removed, ...

Page 14

EDC Operation Error Detection Code check automatically starts immediately after device becomes busy for a copy back program oper- ation (both single and multiple plane). In the x8 version EDC allows detection of 1 single bit error every 528 ...

Page 15

Cache Read Cache read can be used to increase the read operation speed when accessing sequential pages within a block. First, issue a normal page read (00-30h). See figure 13. The R/B signal goes low for tR during the ...

Page 16

OTHER FEATURES 4.1 Data Protection & Power On/Off Sequence The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 1.1V(1.8V device). WP pin provides ...

Page 17

Parameter Symbol Valid Block NVB Number NOTE: 1. The 1st block is guaranteed valid block at the time of shipment. Symbol Ambient Operating Temperature (Commercial Temperature Range Ambient Operating Temperature (Industrial Temperature Range) T Temperature ...

Page 18

Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 3: Block Diagram 18 ...

Page 19

Parameter Sequential Read Operating Current Program Erase Stand-by Current (TTL) Stand-by Current (CMOS) Input Leakage Current Output Leakage Current Input High Voltage Input Low Voltage Output High Voltage Level Output Low Voltage Level Output Low Current (R/B) Table 9: DC ...

Page 20

Item Input / Output Capacitance Input Capacitance Table 11: Pin Capacitance (TA=25C, F=1.0MHz) Parameter Program Time / Multi-Plane Program Time Dummy Busy Time for Two Plane Program Number of partial Program Cycles in the same page Block Erase Time / ...

Page 21

Parameter CLE Setup time CLE Hold time CE setup time CE hold time WE pulse width ALE setup time ALE hold time Data setup time Data hold time Write Cycle time WE High hold time Data Transfer from Cell to ...

Page 22

... Ready / Busy 6 Ready / Busy 7 Write Protect DEVICE IDENTIFIER CYCLE 1st 2nd 3rd 4th 5th Part Number Voltage HY27SF082G2B 1.8V HY27SF162G2B 1.8V Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Block Erase Read Pass / Fail Ready / Ready / Busy Busy ...

Page 23

Description 1 2 Die / Package Level Cell 4 Level Cell Cell Type 8 Level Cell 16 Level Cell 1 Number of 2 Simultaneously 4 Programmed Pages 8 Interleave program Not Between multiple chips Supported Not Write ...

Page 24

Description 1 2 Plane Number 4 8 64Mb 128Mb 256Mb 512Mb Plane Size (w/o redundant Area) 1Gb 2Gb 4Gb 8Gb Reserved Table 19: 5rd Byte of Device Idendifier Description Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash ...

Page 25

Table 20: Page organization in EDC units (x8) Table 21: Page organization in EDC units (x16 Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Copy back Program Pass/Fail EDC status ...

Page 26

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 4: Command Latch Cycle Figure 5: Address Latch Cycle HY27SF(08/16)2G2B Series 26 ...

Page 27

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 6: Input Data Latch Cycle HY27SF(08/16)2G2B Series 27 ...

Page 28

Figure 7: Sequential Out Cycle after Read (CLE=L, WE=H, ALE=L) Figure 8: Sequential Out Cycle after Read (EDO Type CLE=L, WE=H, ALE=L) Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 28 ...

Page 29

Figure 10: Read1 Operation (Read One Page) Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 9: Status Read Cycle HY27SF(08/16)2G2B Series 29 ...

Page 30

Figure 11: Read1 Operation intercepted by CE Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 30 ...

Page 31

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 12 : Random Data output HY27SF(08/16)2G2B Series 31 ...

Page 32

Figure 13: Read Operation with Read Cache Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 32 ...

Page 33

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 14: Page Program Operation HY27SF(08/16)2G2B Series 33 ...

Page 34

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 15 : Random Data In HY27SF(08/16)2G2B Series 34 ...

Page 35

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 16: Copy Back Program Operation HY27SF(08/16)2G2B Series 35 ...

Page 36

Figure 17: Copy Back Program Operation with Random Data Input Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 36 ...

Page 37

Figure 18: Block Erase Operation (Erase One Block) Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 37 ...

Page 38

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 19: Multiple plane page program HY27SF(08/16)2G2B Series 38 ...

Page 39

Figure 20 : Multiple plane erase operation Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 39 ...

Page 40

Figure 21: Multi plane copyback program Operation Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 40 ...

Page 41

Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 22: Read ID Operation HY27SF(08/16)2G2B Series 41 ...

Page 42

System Interface Using CE don’t care To simplify system interface, CE signal is ignored during data loading or sequential data-reading as shown below. So possible to connect NAND Flash to a microprocessor. The only function that was removed ...

Page 43

Figure 26: Power On and Data Protection Timing Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 25: Reset Operation VTH = 1.5 Volt for 1.8 Volt Supply devices HY27SF(08/16)2G2B Series 43 ...

Page 44

Figure 27: Ready/Busy Pin electrical specifications Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 44 ...

Page 45

Figure 28: page programming within a block Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash 45 ...

Page 46

Bad Block Management Devices with Bad Blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A Bad Block does not affect the performance of valid blocks because it ...

Page 47

Bad Block Replacement Over the lifetime of the device additional Bad Blocks may develop. In this case the block has to be replaced by copying the data to a valid block. These additional Bad Blocks can be identified as attempts ...

Page 48

Write Protect Operation The Erase and Program Operations are automatically reset when WP goes Low (tWW = 100ns, min). The operations are enabled and disabled as follows (Figure 31~34) Rev 0.3 / Feb. 2008 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 31: ...

Page 49

Rev 0.3 / Feb. 2008 HY27SF(08/16)2G2B Series 2Gbit (256Mx8bit/128Mx16bit) NAND Flash Figure 33: Enable Erasing Figure 34: Disable Erasing 49 ...

Page 50

Figure 35: 48-TSOP1 - 48-lead Plastic Thin Small Outline 20mm, Package Outline Symbol alpha Table 24: 48-TSOP1 - 48-lead Plastic Thin Small Outline, Rev 0.3 / Feb. ...

Page 51

MARKING INFORMATION - ...

Related keywords