ZL50110_08 ZARLINK [Zarlink Semiconductor Inc], ZL50110_08 Datasheet - Page 100

no-image

ZL50110_08

Manufacturer Part Number
ZL50110_08
Description
128, 256, 512 and 1024 Channel CESoP Processors
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
11.10
Note 1:
Note 2:
Note 3:
JTAG_CLK period
JTAG_CLK clock pulse width
JTAG_CLK rise and fall time
JTAG_TRST setup time
JTAG_TRST assert time
Input data setup time
Input Data hold time
JTAG_CLK to Output data valid
JTAG_CLK to Output data high
impedance
JTAG_TMS, JTAG_TDI setup time
JTAG_TMS, JTAG_TDI hold time
JTAG_TDO delay
JTAG_TDO delay to high
impedance
JTAG_TRST is an asynchronous signal. The setup time is for test purposes only.
Non Test (other than JTAG_TDI and JTAG_TMS) signal input timing with respect to JTAG_CLK.
Non Test (other than JTAG_TDO) signal output with respect to JTAG_CLK.
JTAG Interface Timing
Parameter
Symbol
Table 44 - JTAG Interface Timing
t
t
TOPDV
RSTSU
t
t
t
t
TPSU
t
t
LOW,
HIGH
t
t
t
t
RST
TPH
JCP
JRF
JSU
t
JDV
TPZ
t
JH
JZ
ZL50110/11/12/14
Zarlink Semiconductor Inc.
Min.
40
20
10
10
15
15
0
5
0
0
5
0
0
100
Typ.
100
-
-
-
-
-
-
-
-
-
-
-
-
Max.
20
20
15
15
3
-
-
-
-
-
-
-
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
With respect to
JTAG_CLK
falling edge.
Note 1
Note 2
Note 2
Note 3
Note 3
Data Sheet
Notes

Related parts for ZL50110_08