ISL6612 INTERSIL [Intersil Corporation], ISL6612 Datasheet - Page 7

no-image

ISL6612

Manufacturer Part Number
ISL6612
Description
Advanced Synchronous Rectified Buck MOSFET Drivers with Protection Features
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6612ACB
Manufacturer:
Intersil
Quantity:
355
Part Number:
ISL6612ACB-T
Manufacturer:
SMD
Quantity:
43
Part Number:
ISL6612ACB-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL6612ACBE
Quantity:
5 510
Part Number:
ISL6612ACBE
Manufacturer:
TI
Quantity:
5 510
Part Number:
ISL6612ACBZ
Manufacturer:
INTERSIZ
Quantity:
20 000
Company:
Part Number:
ISL6612ACBZ
Quantity:
368
Part Number:
ISL6612ACBZ-T
Manufacturer:
INTERSIL
Quantity:
17 000
Part Number:
ISL6612ACBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL6612ACBZ-T
0
Company:
Part Number:
ISL6612ACBZ-T
Quantity:
15 000
Company:
Part Number:
ISL6612ACBZ-T
Quantity:
15 000
Part Number:
ISL6612ACBZA-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL6612ACRZ
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
ISL6612CB
Quantity:
198
Description
Operation
Designed for versatility and speed, the ISL6612 and ISL6613
MOSFET drivers control both high-side and low-side
N-Channel FETs of a half-bridge power train from one
externally provided PWM signal.
Prior to VCC exceeding its POR level, the Pre-POR over-
voltage protection function is activated; the upper gate
(UGATE) is held low and the lower gate (LGATE), controlled by
the Pre-POR over-voltage protection circuits, is connected to
the PHASE. Once the VCC voltage surpasses the VCC Rising
Threshold (See Electrical Specifications), the PWM signal takes
control of gate transitions. A rising edge on PWM initiates the
turn-off of the lower MOSFET (see Timing Diagram). After a
short propagation delay [t
Typical fall times [t
Specifications section. Adaptive shoot-through circuitry
monitors the PHASE voltage and determines the upper gate
delay time [t
MOSFETs from conducting simultaneously. Once this delay
period is complete, the upper gate drive begins to rise [t
the upper MOSFET turns on.
A falling transition on PWM results in the turn-off of the upper
MOSFET and the turn-on of the lower MOSFET. A short
propagation delay [t
gate begins to fall [t
circuitry determines the lower gate delay time, t
PHASE voltage and the UGATE voltage are monitored, and
the lower gate is allowed to rise after PHASE drops below a
level or the voltage of UGATE to PHASE reaches a level
depending upon the current direction (See next section for
details). The lower gate then rises [t
MOSFET.
thresholds outlined in the ELECTRICAL SPECIFICATIONS
PWM
UGATE
LGATE
t
PDLL
PDHU
]. This prevents both the lower and upper
FL
FU
PDLU
] are provided in the Electrical
]. Again, the adaptive shoot-through
PDLL
] is encountered before the upper
t
FL
], the lower gate begins to fall.
7
t
PDHU
RL
t
RU
], turning on the lower
t
PDHL
PDHL
FIGURE 1. TIMING DIAGRAM
t
RL
t
. The
PDLU
RU
ISL6612, ISL6613
] and
t
FU
1.5V<PWM<3.2V
Advanced Adaptive Zero Shoot-Through Deadtime
Control (Patent Pending)
These drivers incorporate a unique adaptive deadtime control
technique to minimize deadtime, resulting in high efficiency
from the reduced freewheeling time of the lower MOSFETs’
body-diode conduction, and to prevent the upper and lower
MOSFETs from conducting simultaneously. This is
accomplished by ensuring either rising gate turns on its
MOSFET with minimum and sufficient delay after the other has
turned off.
During turn-off of the lower MOSFET, the PHASE voltage is
monitored until it reaches a -0.2V/+0.8V trip point for a
forward/reverse current, at which time the UGATE is released
to rise. An auto-zero comparator is used to correct the r
drop in the phase voltage preventing from false detection of the
-0.2V phase level during r
of zero current, the UGATE is released after 35ns delay of the
LGATE dropping below 0.5V. During the phase detection, the
disturbance of LGATE’s falling transition on the PHASE node is
blanked out to prevent falsely tripping. Once the PHASE is
high, the advanced adaptive shoot-through circuitry monitors
the PHASE and UGATE voltages during a PWM falling edge
and the subsequent UGATE turn-off. If either the UGATE falls
to less than 1.75V above the PHASE or the PHASE falls to less
than +0.8V, the LGATE is released to turn on.
Three-State PWM Input
A unique feature of these drivers and other Intersil drivers is
the addition of a shutdown window to the PWM input. If the
PWM signal enters and remains within the shutdown window
for a set holdoff time, the driver outputs are disabled and
both MOSFET gates are pulled and held low. The shutdown
state is removed when the PWM signal moves outside the
shutdown window. Otherwise, the PWM rising and falling
determine when the lower and upper gates are enabled.
t
TSSHD
t
PDTS
DS(ON
conduction period. In the case
t
1.0V<PWM<2.6V
TSSHD
July 25, 2005
t
PDTS
DS(ON)
FN9153.5

Related parts for ISL6612