MAX195BEPE Maxim Integrated, MAX195BEPE Datasheet - Page 17

no-image

MAX195BEPE

Manufacturer Part Number
MAX195BEPE
Description
Analog to Digital Converters - ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX195BEPE

Number Of Channels
1
Architecture
SAR
Conversion Rate
85 KSPs
Resolution
16 bit
Input Type
Single-Ended
Snr
Yes
Interface Type
QSPI, Serial (SPI, Microwire)
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 85 C
Package / Case
PDIP N
Maximum Power Dissipation
842 mW
Minimum Operating Temperature
- 40 C
Number Of Converters
1
Voltage Reference
5 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX195BEPE+
Manufacturer:
FSC
Quantity:
2 100
Figure 18. Timing Diagram for Circuit of Figure 17 (Mode 1)
Figure 19. MAX195 Connection to QSPI Processor Clocking
Data Out with SCLK Between Conversions
START
QSPI
GPT
CS, CONV
IC3
DOUT
DATA LATCHED:
EOC
CLK
PCS0
MISO
SCK
OC3
OC2
IC1
1.3 s
16-Bit, 85ksps ADC with 10µA Shutdown
______________________________________________________________________________________
t
DV
B15 FROM PREVIOUS
74HC32
CONVERSION
CS
SCLK
DOUT
BP/UP/SHDN
EOC
RESET
CONV
MAX195
CLK
B15
t
CD
1.7MHz
B14
If clocking data in on the falling edge (CPOL = 0,
CPHA = 1), the maximum CLK rate is given by:
Do not exceed the maximum CLK frequency given in
the Electrical Characteristics table. To clock data in on
the falling edge, your processor hold time must not
exceed t
While QSPI can provide the required 20 CLK cycles as
two continuous 10-bit transfers, SPI is limited to 8-bit
transfers. This means that with SPI, a conversion must
consist of three 8-bit transfers. Ensure that the pauses
between 8-bit operations at your selected clock rate
are short enough to maintain a 20ms or shorter conver-
sion time, or the leakage of the capacitive DAC may
cause errors.
Complete source code for the Motorola 68HC16 and
the MAX195 evaluation kit (EV kit) using this mode is
available with the MAX195 EV kit.
This mode uses a conversion clock (CLK) and a serial
clock (SCLK). The serial data is clocked out between
conversions, which reduces the maximum throughput
for high CLK rates, but may be more convenient for
some applications. Figure 19 is a block diagram with a
QSPI processor (Motorola 68HC16) connected to the
MAX195. Figure 20 shows the associated timing dia-
gram. Figure 21 gives an assembly language listing for
this arrangement.
B2
B1
CD
minimum (100ns).
B0
f
Mode 2 (Asynchronous Data Transfer)
CLK(max)
=
B15
t
CD
+ t
1
SD
t
DH
17

Related parts for MAX195BEPE