M95128-DFMC6TG STMicroelectronics, M95128-DFMC6TG Datasheet - Page 30

no-image

M95128-DFMC6TG

Manufacturer Part Number
M95128-DFMC6TG
Description
EEPROM 128Kbit SPI EE 20 MHz 1.8 to 5.5
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95128-DFMC6TG

Rohs
yes
Power-up and delivery state
7
7.1
7.2
30/49
Power-up and delivery state
Power-up state
After power-up, the device is in the following state:
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array bits and identification page bits set to all 1s
(each byte = FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and
BP0) bits are initialized to 0.
Standby power mode,
deselected (after power-up, a falling edge is required on Chip Select (S) before any
instructions can be started),
not in the Hold condition,
the Write Enable Latch (WEL) is reset to 0,
Write In Progress (WIP) is reset to 0.
Doc ID 5798 Rev 16
M95128-W M95128-R M95128-DF

Related parts for M95128-DFMC6TG