IS45S16100C1-7TLA1-TR ISSI, Integrated Silicon Solution Inc, IS45S16100C1-7TLA1-TR Datasheet - Page 32

no-image

IS45S16100C1-7TLA1-TR

Manufacturer Part Number
IS45S16100C1-7TLA1-TR
Description
IC SDRAM 16MBIT 143MHZ 50TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS45S16100C1-7TLA1-TR

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
16M (1M x 16)
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
50-TSOPII
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
32
IS45S16100C1
Write Cycle Interruption Using the
Precharge Command
A write cycle can be interrupted by the execution of the
precharge command before that cycle completes. The
delay time (t
where burst input is invalid, i.e., the point where input data
is no longer written to device internal memory is zero clock
cycles regardless of the CAS.
To inhibit invalid write, the DQM signal must be asserted
HIGH with the precharge command.
This precharge command and burst write command must
be of the same bank, otherwise it is not precharge interrupt
but only another bank precharge of dual bank operation.
CAS latency = 2, burstlength = 4
CAS latency = 3, burstlength = 4
COMMAND
COMMAND
WDL
) from the precharge command to the point
CLK
DQ
DQM
CLK
DQ
WRITE (CA=A, BANK 0)
WRITE A0
D
WRITE (CA=A, BANK 0)
IN
A0
WRITE A0
D
IN
D
IN
A0
A1
D
IN
D
Integrated Silicon Solution, Inc. — www.issi.com —
IN
A1
A2
D
IN
D
IN
A2
t
A3
DPL
Inversely, to write all the burst data to the device, the
precharge command must be executed after the write
data recovery period (t
precharge command must be executed on one clock
cycle that follows the input of the last burst data item.
PRECHARGE (BANK 0)
D
PRE 0
CAS
CAS
CAS Latency
CAS
CAS
PRE 0
IN
A3
MASKED BY DQM
t
t
WDL
PRECHARGE (BANK 0)
DPL
t
WDL
=0
DPL
) has elapsed. Therefore, the
3
0
1
ISSI
1-800-379-4774
2
0
1
01/03/06
Rev. C
®

Related parts for IS45S16100C1-7TLA1-TR