LH28F008SCT-L85 Sharp Microelectronics, LH28F008SCT-L85 Datasheet - Page 9

no-image

LH28F008SCT-L85

Manufacturer Part Number
LH28F008SCT-L85
Description
IC FLASH 8MBIT 85NS 40TSOP
Manufacturer
Sharp Microelectronics
Datasheet

Specifications of LH28F008SCT-L85

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
8M (1M x 8)
Speed
85ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
40-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
425-1835
F008SCTL85
LHF08CH1

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH28F008SCT-L85
Manufacturer:
SHARP
Quantity:
2 000
Part Number:
LH28F008SCT-L85
Manufacturer:
NS
Quantity:
1 760
Part Number:
LH28F008SCT-L85
Manufacturer:
SHARP
Quantity:
20 000
sharp
DQ
Symbol
RY/BY#
A
WE#
GND
OE#
CE#
RP#
V
V
0
NC
0
-A
PP
CC
-DQ
19
7
OUTPUT
OUTPUT
SUPPLY
SUPPLY
SUPPLY
INPUT/
INPUT
INPUT
INPUT
INPUT
INPUT
Type
ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses
are internally latched during a write cycle.
DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs
data during memory array, status register, and identifier code read cycles. Data pins float
to high-impedance when the chip is deselected or outputs are disabled. Data is internally
latched during a write cycle.
CHIP ENABLE: Activates the device’s control logic, input buffers, decoders, and sense
amplifiers. CE#-high deselects the device and reduces power consumption to standby
levels.
RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets
internal automation. RP#-high enables normal operation. When driven low, RP# inhibits
write operations which provides data protection during power transitions. Exit from deep
power-down sets the device to read array mode. RP# at V
master lock-bit and enables configuration of block lock-bits when the master lock-bit is
set. RP#=V
operations to locked memory blocks. Block erase, byte write, or lock-bit configuration
with V
OUTPUT ENABLE: Gates the device’s outputs during a read cycle.
WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are
latched on the rising edge of the WE# pulse.
READY/BUSY#: Indicates the status of the internal WSM. When low, the WSM is
performing an internal operation (block erase, byte write, or lock-bit configuration).
RY/BY#-high indicates that the WSM is ready for new commands, block erase is
suspended, and byte write is inactive, byte write is suspended, or the device is in deep
power-down mode. RY/BY# is always active and does not float when the chip is
deselected or data outputs are disabled.
BLOCK ERASE, BYTE WRITE, LOCK-BIT CONFIGURATION POWER SUPPLY: For
erasing array blocks, writing bytes, or configuring lock-bits. With V
contents cannot be altered. Block erase, byte write, and lock-bit configuration with an
invalid V
attempted.
DEVICE POWER SUPPLY: Internal detection configures the device for 2.7V, 3.3V or 5V
operation. To switch from one voltage to another, ramp V
V
to the flash memory are inhibited. Device operations at invalid V
Characteristics) produce spurious results and should not be attempted. Block erase, byte
write and lock-bit configuration operations with V
GROUND: Do not float any ground pins.
NO CONNECT: Lead is not internal connected; it may be driven or floated.
CC
to the new voltage. Do not float any power pins. With V
IH
<RP#<V
PP
HH
(see DC Characteristics) produce spurious results and should not be
overrides block lock-bits thereby enabling block erase and byte write
HH
Table 2. Pin Descriptions
produce spurious results and should not be attempted.
LHF08CH1
Name and Function
CC
<3.0V are not supported.
CC
HH
CC
down to GND and then ramp
enables setting of the
≤V
CC
LKO
PP
voltage (see DC
≤V
, all write attempts
PPLK
, memory
Rev. 1.3
6

Related parts for LH28F008SCT-L85